JP2539357B2
(ja)
*
|
1985-03-15 |
1996-10-02 |
株式会社日立製作所 |
デ−タ処理装置
|
US5349672A
(en)
*
|
1986-03-17 |
1994-09-20 |
Hitachi, Ltd. |
Data processor having logical address memories and purge capabilities
|
US4814981A
(en)
*
|
1986-09-18 |
1989-03-21 |
Digital Equipment Corporation |
Cache invalidate protocol for digital data processing system
|
US5045996A
(en)
*
|
1986-11-12 |
1991-09-03 |
Xerox Corporation |
Multiprocessor cache memory housekeeping
|
US4897781A
(en)
*
|
1987-02-13 |
1990-01-30 |
International Business Machines Corporation |
System and method for using cached data at a local node after re-opening a file at a remote node in a distributed networking environment
|
US4851991A
(en)
*
|
1987-02-24 |
1989-07-25 |
Digital Equipment Corporation |
Central processor unit for digital data processing system including write buffer management mechanism
|
EP0309994A3
(de)
*
|
1987-09-28 |
1990-08-22 |
Compaq Computer Corporation |
Verfahren und Gerät zur Realisierung von Speicherkohärenz
|
JPS6488844A
(en)
*
|
1987-09-30 |
1989-04-03 |
Takeshi Sakamura |
Data processor
|
GB2210480B
(en)
*
|
1987-10-02 |
1992-01-29 |
Sun Microsystems Inc |
Flush support
|
EP0325421B1
(de)
*
|
1988-01-20 |
1994-08-10 |
Advanced Micro Devices, Inc. |
Organisation eines integrierten Cachespeichers zur flexiblen Anwendung zur Unterstützung von Multiprozessor-Operationen
|
NL8800158A
(nl)
*
|
1988-01-25 |
1989-08-16 |
Philips Nv |
Computersysteem voorzien van een hierarchisch georganiseerd geheugen.
|
US5214770A
(en)
*
|
1988-04-01 |
1993-05-25 |
Digital Equipment Corporation |
System for flushing instruction-cache only when instruction-cache address and data-cache address are matched and the execution of a return-from-exception-or-interrupt command
|
GB8814077D0
(en)
*
|
1988-06-14 |
1988-07-20 |
Int Computers Ltd |
Data memory system
|
EP0348628A3
(de)
*
|
1988-06-28 |
1991-01-02 |
International Business Machines Corporation |
Cache-Speicheranordnung
|
US5097409A
(en)
*
|
1988-06-30 |
1992-03-17 |
Wang Laboratories, Inc. |
Multi-processor system with cache memories
|
US5204952A
(en)
*
|
1988-07-18 |
1993-04-20 |
Northern Telecom Limited |
Duplex processor arrangement for a switching system
|
US4928225A
(en)
*
|
1988-08-25 |
1990-05-22 |
Edgcore Technology, Inc. |
Coherent cache structures and methods
|
US6092153A
(en)
*
|
1988-11-14 |
2000-07-18 |
Lass; Stanley Edwin |
Subsettable top level cache
|
US5187793A
(en)
*
|
1989-01-09 |
1993-02-16 |
Intel Corporation |
Processor with hierarchal memory and using meta-instructions for software control of loading, unloading and execution of machine instructions stored in the cache
|
US5097532A
(en)
*
|
1989-03-03 |
1992-03-17 |
Compaq Computer Corporation |
Circuit for enabling a cache using a flush input to circumvent a late noncachable address input
|
US5155824A
(en)
*
|
1989-05-15 |
1992-10-13 |
Motorola, Inc. |
System for transferring selected data words between main memory and cache with multiple data words and multiple dirty bits for each address
|
US5197146A
(en)
*
|
1989-06-21 |
1993-03-23 |
Hewlett-Packard Company |
Method for maintaining cache coherence in a multiprocessor computer system
|
US5155832A
(en)
*
|
1989-07-05 |
1992-10-13 |
Hewlett-Packard Company |
Method to increase performance in a multi-level cache system by the use of forced cache misses
|
US5283886A
(en)
*
|
1989-08-11 |
1994-02-01 |
Hitachi, Ltd. |
Multiprocessor cache system having three states for generating invalidating signals upon write accesses
|
WO1991004536A1
(en)
*
|
1989-09-20 |
1991-04-04 |
Dolphin Server Technology A/S |
Instruction cache architecture for parallel issuing of multiple instructions
|
JP2695017B2
(ja)
*
|
1989-11-08 |
1997-12-24 |
富士通株式会社 |
データ転送方式
|
US5307477A
(en)
*
|
1989-12-01 |
1994-04-26 |
Mips Computer Systems, Inc. |
Two-level cache memory system
|
JPH0748190B2
(ja)
*
|
1990-01-22 |
1995-05-24 |
株式会社東芝 |
キャッシュメモリ内蔵マイクロプロセッサ
|
US5467460A
(en)
*
|
1990-02-14 |
1995-11-14 |
Intel Corporation |
M&A for minimizing data transfer to main memory from a writeback cache during a cache miss
|
US5247648A
(en)
*
|
1990-04-12 |
1993-09-21 |
Sun Microsystems, Inc. |
Maintaining data coherency between a central cache, an I/O cache and a memory
|
US5446849A
(en)
*
|
1990-11-30 |
1995-08-29 |
Kabushiki Kaisha Toshiba |
Electronic computer which executes squash branching
|
US5339322A
(en)
*
|
1991-03-29 |
1994-08-16 |
Sgs-Thomson Microelectronics, Inc. |
Cache tag parity detect circuit
|
US5319768A
(en)
*
|
1991-05-01 |
1994-06-07 |
Sgs-Thomson Microelectronics, Inc. |
Control circuit for resetting a snoop valid bit in a dual port cache tag memory
|
US5414827A
(en)
*
|
1991-12-19 |
1995-05-09 |
Opti, Inc. |
Automatic cache flush
|
US5469555A
(en)
*
|
1991-12-19 |
1995-11-21 |
Opti, Inc. |
Adaptive write-back method and apparatus wherein the cache system operates in a combination of write-back and write-through modes for a cache-based microprocessor system
|
US5375216A
(en)
*
|
1992-02-28 |
1994-12-20 |
Motorola, Inc. |
Apparatus and method for optimizing performance of a cache memory in a data processing system
|
US5675763A
(en)
*
|
1992-07-15 |
1997-10-07 |
Digital Equipment Corporation |
Cache memory system and method for selectively removing stale aliased entries
|
JP3409866B2
(ja)
*
|
1992-09-18 |
2003-05-26 |
株式会社日立製作所 |
並列計算機
|
US5664149A
(en)
*
|
1992-11-13 |
1997-09-02 |
Cyrix Corporation |
Coherency for write-back cache in a system designed for write-through cache using an export/invalidate protocol
|
US5524225A
(en)
*
|
1992-12-18 |
1996-06-04 |
Advanced Micro Devices Inc. |
Cache system and method for providing software controlled writeback
|
US5689680A
(en)
*
|
1993-07-15 |
1997-11-18 |
Unisys Corp. |
Cache memory system and method for accessing a coincident cache with a bit-sliced architecture
|
GB2282471B
(en)
*
|
1993-09-29 |
1997-11-05 |
Advanced Risc Mach Ltd |
Cache storage
|
US5537575A
(en)
*
|
1994-06-30 |
1996-07-16 |
Foley; Denis |
System for handling cache memory victim data which transfers data from cache to the interface while CPU performs a cache lookup using cache status information
|
CN1049750C
(zh)
*
|
1994-07-28 |
2000-02-23 |
联华电子股份有限公司 |
共用超高速缓冲存贮器子系统的计算机索引存贮器装置
|
US5566318A
(en)
*
|
1994-08-02 |
1996-10-15 |
Ramtron International Corporation |
Circuit with a single address register that augments a memory controller by enabling cache reads and page-mode writes
|
JP3266470B2
(ja)
*
|
1994-10-03 |
2002-03-18 |
インターナショナル・ビジネス・マシーンズ・コーポレーション |
強制順序で行う要求毎ライト・スルー・キャッシュを有するデータ処理システム
|
US5835949A
(en)
*
|
1994-12-27 |
1998-11-10 |
National Semiconductor Corporation |
Method of identifying and self-modifying code
|
US5713017A
(en)
*
|
1995-06-07 |
1998-01-27 |
International Business Machines Corporation |
Dual counter consistency control for fault tolerant network file servers
|
US5594863A
(en)
*
|
1995-06-26 |
1997-01-14 |
Novell, Inc. |
Method and apparatus for network file recovery
|
US5787472A
(en)
*
|
1995-07-31 |
1998-07-28 |
Ibm Corporation |
Disk caching system for selectively providing interval caching or segment caching of vided data
|
US5778431A
(en)
*
|
1995-12-19 |
1998-07-07 |
Advanced Micro Devices, Inc. |
System and apparatus for partially flushing cache memory
|
US5848254A
(en)
*
|
1996-07-01 |
1998-12-08 |
Sun Microsystems, Inc. |
Multiprocessing system using an access to a second memory space to initiate software controlled data prefetch into a first address space
|
US5956754A
(en)
*
|
1997-03-03 |
1999-09-21 |
Data General Corporation |
Dynamic shared user-mode mapping of shared memory
|
GB9704542D0
(en)
*
|
1997-03-05 |
1997-04-23 |
Sgs Thomson Microelectronics |
A cache coherency mechanism
|
US5978888A
(en)
*
|
1997-04-14 |
1999-11-02 |
International Business Machines Corporation |
Hardware-managed programmable associativity caching mechanism monitoring cache misses to selectively implement multiple associativity levels
|
US5974507A
(en)
*
|
1997-04-14 |
1999-10-26 |
International Business Machines Corporation |
Optimizing a cache eviction mechanism by selectively introducing different levels of randomness into a replacement algorithm
|
US6058456A
(en)
*
|
1997-04-14 |
2000-05-02 |
International Business Machines Corporation |
Software-managed programmable unified/split caching mechanism for instructions and data
|
US6026470A
(en)
*
|
1997-04-14 |
2000-02-15 |
International Business Machines Corporation |
Software-managed programmable associativity caching mechanism monitoring cache misses to selectively implement multiple associativity levels
|
GB2357873B
(en)
*
|
1998-07-24 |
2002-01-09 |
Intel Corp |
A method and apparatus for performing cache segment flush operations
|
US6978357B1
(en)
|
1998-07-24 |
2005-12-20 |
Intel Corporation |
Method and apparatus for performing cache segment flush and cache segment invalidation operations
|
US7617240B2
(en)
|
1999-05-04 |
2009-11-10 |
Accenture Llp |
Component based task handling during claim processing
|
US7979382B2
(en)
|
1999-05-04 |
2011-07-12 |
Accenture Global Services Limited |
Component based information linking during claim processing
|
US7013284B2
(en)
*
|
1999-05-04 |
2006-03-14 |
Accenture Llp |
Component based interface to handle tasks during claim processing
|
GB2401227B
(en)
*
|
1999-12-30 |
2005-03-16 |
Intel Corp |
Cache line flush micro-architectural implementation method and system
|
US6546462B1
(en)
*
|
1999-12-30 |
2003-04-08 |
Intel Corporation |
CLFLUSH micro-architectural implementation method and system
|
JP2001282764A
(ja)
|
2000-03-30 |
2001-10-12 |
Hitachi Ltd |
マルチプロセッサシステム
|
US7099998B1
(en)
*
|
2000-03-31 |
2006-08-29 |
Intel Corporation |
Method for reducing an importance level of a cache line
|
US7360028B1
(en)
*
|
2000-05-05 |
2008-04-15 |
Sun Microsystems, Inc. |
Explicit store-to-instruction-space instruction for self-modifying code and ensuring memory coherence between instruction cache and shared memory using a no-snoop protocol
|
US20020083150A1
(en)
*
|
2000-12-27 |
2002-06-27 |
Linden Minnick |
Accessing information from memory
|
US7752419B1
(en)
|
2001-03-22 |
2010-07-06 |
Qst Holdings, Llc |
Method and system for managing hardware resources to implement system functions using an adaptive computing architecture
|
US7653710B2
(en)
|
2002-06-25 |
2010-01-26 |
Qst Holdings, Llc. |
Hardware task manager
|
US7249242B2
(en)
|
2002-10-28 |
2007-07-24 |
Nvidia Corporation |
Input pipeline registers for a node in an adaptive computing engine
|
US6836839B2
(en)
|
2001-03-22 |
2004-12-28 |
Quicksilver Technology, Inc. |
Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements
|
US7489779B2
(en)
|
2001-03-22 |
2009-02-10 |
Qstholdings, Llc |
Hardware implementation of the secure hash standard
|
US7962716B2
(en)
|
2001-03-22 |
2011-06-14 |
Qst Holdings, Inc. |
Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements
|
US7400668B2
(en)
|
2001-03-22 |
2008-07-15 |
Qst Holdings, Llc |
Method and system for implementing a system acquisition function for use with a communication device
|
US6577678B2
(en)
|
2001-05-08 |
2003-06-10 |
Quicksilver Technology |
Method and system for reconfigurable channel coding
|
US6920533B2
(en)
|
2001-06-27 |
2005-07-19 |
Intel Corporation |
System boot time reduction method
|
US7275135B2
(en)
|
2001-08-31 |
2007-09-25 |
Intel Corporation |
Hardware updated metadata for non-volatile mass storage cache
|
US7046635B2
(en)
|
2001-11-28 |
2006-05-16 |
Quicksilver Technology, Inc. |
System for authorizing functionality in adaptable hardware devices
|
US8412915B2
(en)
|
2001-11-30 |
2013-04-02 |
Altera Corporation |
Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements
|
US6986021B2
(en)
|
2001-11-30 |
2006-01-10 |
Quick Silver Technology, Inc. |
Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements
|
US7602740B2
(en)
|
2001-12-10 |
2009-10-13 |
Qst Holdings, Inc. |
System for adapting device standards after manufacture
|
US7215701B2
(en)
|
2001-12-12 |
2007-05-08 |
Sharad Sambhwani |
Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
|
US6839812B2
(en)
|
2001-12-21 |
2005-01-04 |
Intel Corporation |
Method and system to cache metadata
|
US7403981B2
(en)
*
|
2002-01-04 |
2008-07-22 |
Quicksilver Technology, Inc. |
Apparatus and method for adaptive multimedia reception and transmission in communication environments
|
US7493375B2
(en)
|
2002-04-29 |
2009-02-17 |
Qst Holding, Llc |
Storage and delivery of device features
|
US7660984B1
(en)
|
2003-05-13 |
2010-02-09 |
Quicksilver Technology |
Method and system for achieving individualized protected space in an operating system
|
US7328414B1
(en)
|
2003-05-13 |
2008-02-05 |
Qst Holdings, Llc |
Method and system for creating and programming an adaptive computing engine
|
US6854038B2
(en)
*
|
2002-06-06 |
2005-02-08 |
International Business Machines Corporation |
Global status journaling in NVS
|
US8108656B2
(en)
|
2002-08-29 |
2012-01-31 |
Qst Holdings, Llc |
Task definition for specifying resource requirements
|
US7937591B1
(en)
|
2002-10-25 |
2011-05-03 |
Qst Holdings, Llc |
Method and system for providing a device which can be adapted on an ongoing basis
|
US7478031B2
(en)
|
2002-11-07 |
2009-01-13 |
Qst Holdings, Llc |
Method, system and program for developing and scheduling adaptive integrated circuity and corresponding control or configuration information
|
US8276135B2
(en)
|
2002-11-07 |
2012-09-25 |
Qst Holdings Llc |
Profiling of software and circuit designs utilizing data operation analyses
|
US7225301B2
(en)
|
2002-11-22 |
2007-05-29 |
Quicksilver Technologies |
External memory controller node
|
US8126742B2
(en)
|
2003-05-09 |
2012-02-28 |
Accenture Global Services Limited |
Automated assignment of insurable events
|
US7609297B2
(en)
|
2003-06-25 |
2009-10-27 |
Qst Holdings, Inc. |
Configurable hardware based digital imaging apparatus
|
DE602004025556D1
(de)
*
|
2004-06-08 |
2010-04-01 |
Freescale Semiconductor Inc |
Aufrechterhaltung der Cachespeicherkoherenz zum direkten Zugriff (DMA), Abschluss einer Aufgabe, zur Synchronisierung
|
US7933786B2
(en)
|
2005-11-01 |
2011-04-26 |
Accenture Global Services Limited |
Collaborative intelligent task processor for insurance claims
|
US7840537B2
(en)
|
2006-12-22 |
2010-11-23 |
Commvault Systems, Inc. |
System and method for storing redundant information
|
US8239351B2
(en)
*
|
2007-06-07 |
2012-08-07 |
Apple Inc. |
Methods and systems for managing permissions data
|
US8478769B2
(en)
|
2008-02-22 |
2013-07-02 |
Accenture Global Services Limited |
Conversational question generation system adapted for an insurance claim processing system
|
US8515786B2
(en)
|
2008-02-22 |
2013-08-20 |
Accenture Global Services Gmbh |
Rule generation system adapted for an insurance claim processing system
|
AU2009296695B2
(en)
|
2008-09-26 |
2013-08-01 |
Commvault Systems, Inc. |
Systems and methods for managing single instancing data
|
US9015181B2
(en)
|
2008-09-26 |
2015-04-21 |
Commvault Systems, Inc. |
Systems and methods for managing single instancing data
|
US8412677B2
(en)
|
2008-11-26 |
2013-04-02 |
Commvault Systems, Inc. |
Systems and methods for byte-level or quasi byte-level single instancing
|
US8401996B2
(en)
|
2009-03-30 |
2013-03-19 |
Commvault Systems, Inc. |
Storing a variable number of instances of data objects
|
US8578120B2
(en)
|
2009-05-22 |
2013-11-05 |
Commvault Systems, Inc. |
Block-level single instancing
|
US20100306234A1
(en)
*
|
2009-05-28 |
2010-12-02 |
Microsoft Corporation |
Cache synchronization
|
EP2526494B1
(de)
|
2010-01-21 |
2020-01-15 |
SVIRAL, Inc. |
Verfahren und vorrichtung für ein mehrzweck- und multikern-system zur implementierung von berechnungen auf stream-basis
|
US8935492B2
(en)
|
2010-09-30 |
2015-01-13 |
Commvault Systems, Inc. |
Archiving data objects using secondary copies
|
CN107391397B
(zh)
|
2011-09-30 |
2021-07-27 |
英特尔公司 |
支持近存储器和远存储器访问的存储器通道
|
EP2761464B1
(de)
|
2011-09-30 |
2018-10-24 |
Intel Corporation |
Vorrichtung und verfahren zur implementierung einer mehrstufigen speicherhierarchie mit verschiedenen betriebsarten
|
WO2013048500A1
(en)
|
2011-09-30 |
2013-04-04 |
Intel Corporation |
Apparatus and method for implementing a multi-level memory hierarchy over common memory channels
|
CN103946812B
(zh)
|
2011-09-30 |
2017-06-09 |
英特尔公司 |
用于实现多级别存储器分级体系的设备和方法
|
WO2013084314A1
(ja)
*
|
2011-12-07 |
2013-06-13 |
富士通株式会社 |
演算処理装置及び演算処理装置の制御方法
|
WO2013084315A1
(ja)
*
|
2011-12-07 |
2013-06-13 |
富士通株式会社 |
演算処理装置、及び、演算処理装置の制御方法
|
US9020890B2
(en)
|
2012-03-30 |
2015-04-28 |
Commvault Systems, Inc. |
Smart archiving and data previewing for mobile devices
|
US9063864B2
(en)
*
|
2012-07-16 |
2015-06-23 |
Hewlett-Packard Development Company, L.P. |
Storing data in presistent hybrid memory
|
US9633022B2
(en)
|
2012-12-28 |
2017-04-25 |
Commvault Systems, Inc. |
Backup and restoration for a deduplicated file system
|
US10324897B2
(en)
|
2014-01-27 |
2019-06-18 |
Commvault Systems, Inc. |
Techniques for serving archived electronic mail
|
US10324914B2
(en)
|
2015-05-20 |
2019-06-18 |
Commvalut Systems, Inc. |
Handling user queries against production and archive storage systems, such as for enterprise customers having large and/or numerous files
|