DE3788548T2 - Zugriffssteuerungssystem mit Programmodus. - Google Patents

Zugriffssteuerungssystem mit Programmodus.

Info

Publication number
DE3788548T2
DE3788548T2 DE3788548T DE3788548T DE3788548T2 DE 3788548 T2 DE3788548 T2 DE 3788548T2 DE 3788548 T DE3788548 T DE 3788548T DE 3788548 T DE3788548 T DE 3788548T DE 3788548 T2 DE3788548 T2 DE 3788548T2
Authority
DE
Germany
Prior art keywords
control system
access control
program mode
program
mode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE3788548T
Other languages
English (en)
Other versions
DE3788548D1 (de
Inventor
Hiroki Dai- Yoshimura H Masuda
Tetsuo Kawamata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Application granted granted Critical
Publication of DE3788548D1 publication Critical patent/DE3788548D1/de
Publication of DE3788548T2 publication Critical patent/DE3788548T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/124Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine
    • G06F13/126Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine and has means for transferring I/O instructions and statuses between control unit and main processor

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
DE3788548T 1986-09-19 1987-09-17 Zugriffssteuerungssystem mit Programmodus. Expired - Fee Related DE3788548T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP61219126A JPS6375955A (ja) 1986-09-19 1986-09-19 プログラムモ−ド・アクセス制御方式

Publications (2)

Publication Number Publication Date
DE3788548D1 DE3788548D1 (de) 1994-02-03
DE3788548T2 true DE3788548T2 (de) 1994-05-19

Family

ID=16730645

Family Applications (1)

Application Number Title Priority Date Filing Date
DE3788548T Expired - Fee Related DE3788548T2 (de) 1986-09-19 1987-09-17 Zugriffssteuerungssystem mit Programmodus.

Country Status (5)

Country Link
US (1) US5062073A (de)
EP (1) EP0260693B1 (de)
JP (1) JPS6375955A (de)
CA (1) CA1297198C (de)
DE (1) DE3788548T2 (de)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3853071D1 (de) * 1988-09-30 1995-03-23 Siemens Nixdorf Inf Syst Verfahren zur Steuerung der Datenübertragung einer Zentraleinheiten-Anschlusssteuerungsschaltung und Schaltungsanordnung zur Durchführung desVerfahrens.
JP2734581B2 (ja) * 1988-12-13 1998-03-30 日本電気株式会社 入出力制御装置の制御方式
US5146574A (en) * 1989-06-27 1992-09-08 Sf2 Corporation Method and circuit for programmable selecting a variable sequence of element using write-back
JPH0362670A (ja) * 1989-07-31 1991-03-18 Canon Inc 画像通信装置
CA2028378A1 (en) * 1989-11-03 1991-05-04 Timothy K. Waldrop Floppy disk controller with dma verify operations
DE69127851T2 (de) * 1990-05-22 1998-04-30 Nec Corp Direktspeicherzugriffübertragungssystem und Benutzung
AU652371B2 (en) * 1990-06-29 1994-08-25 Fujitsu Limited Data transfer system
JP3448689B2 (ja) * 1993-02-22 2003-09-22 株式会社日立製作所 Io制御方法および情報処理装置
GB9315753D0 (en) * 1993-07-30 1993-09-15 Communicate Ltd Digital communication unit monitoring
US6081880A (en) * 1995-03-09 2000-06-27 Lsi Logic Corporation Processor having a scalable, uni/multi-dimensional, and virtually/physically addressed operand register file
US5966529A (en) * 1995-05-15 1999-10-12 Zsp Corporation Processor having auxiliary operand register file and complementary arrangements for non-disruptively performing adjunct execution
US5900025A (en) * 1995-09-12 1999-05-04 Zsp Corporation Processor having a hierarchical control register file and methods for operating the same
GB2308902B (en) * 1996-01-04 2000-03-29 Motorola Inc Peripheral module and microprocessor system
US6721824B1 (en) * 1998-06-19 2004-04-13 Cisco Technology, Inc. Method and apparatus for assisting communication of information between two processes
US6640269B1 (en) * 1998-06-19 2003-10-28 Cisco Technology, Inc. Method and apparatus for assisting communication of information between two processes
US6381659B2 (en) * 1999-01-19 2002-04-30 Maxtor Corporation Method and circuit for controlling a first-in-first-out (FIFO) buffer using a bank of FIFO address registers capturing and saving beginning and ending write-pointer addresses
US6374319B1 (en) 1999-06-22 2002-04-16 Philips Electronics North America Corporation Flag-controlled arbitration of requesting agents
CN116662254B (zh) * 2023-07-31 2024-02-23 广州中基国威电子科技有限公司 片上高速总线架构、数据传输方法及嵌入式微处理器

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3979730A (en) * 1974-10-30 1976-09-07 Motorola, Inc. Interface adaptor having control register
US4246637A (en) * 1978-06-26 1981-01-20 International Business Machines Corporation Data processor input/output controller
US4268906A (en) * 1978-12-22 1981-05-19 International Business Machines Corporation Data processor input/output controller
JPS55143635A (en) * 1979-04-24 1980-11-10 Nec Corp Input-output controller
US4371932A (en) * 1979-07-30 1983-02-01 International Business Machines Corp. I/O Controller for transferring data between a host processor and multiple I/O units
JPS5789128A (en) * 1980-11-25 1982-06-03 Hitachi Ltd Controlling system for information interchange
JPS57169865A (en) * 1981-04-14 1982-10-19 Fuji Xerox Co Ltd Picture information storage device
US4484263A (en) * 1981-09-25 1984-11-20 Data General Corporation Communications controller
US4543627A (en) * 1981-12-14 1985-09-24 At&T Bell Laboratories Internal communication arrangement for a multiprocessor system
US4514823A (en) * 1982-01-15 1985-04-30 International Business Machines Corporation Apparatus and method for extending a parallel channel to a serial I/O device
US4494190A (en) * 1982-05-12 1985-01-15 Honeywell Information Systems Inc. FIFO buffer to cache memory
JPS58221425A (ja) * 1982-06-16 1983-12-23 Hitachi Ltd マルチアクセス入出力インタ−フエイス
US4571671A (en) * 1983-05-13 1986-02-18 International Business Machines Corporation Data processor having multiple-buffer adapter between a system channel and an input/output bus
US4591973A (en) * 1983-06-06 1986-05-27 Sperry Corporation Input/output system and method for digital computers
JPS60256860A (ja) * 1984-06-01 1985-12-18 Hitachi Ltd 論理集積回路
US4783730A (en) * 1986-09-19 1988-11-08 Datapoint Corporation Input/output control technique utilizing multilevel memory structure for processor and I/O communication

Also Published As

Publication number Publication date
CA1297198C (en) 1992-03-10
JPS6375955A (ja) 1988-04-06
EP0260693B1 (de) 1993-12-22
EP0260693A3 (en) 1989-02-22
EP0260693A2 (de) 1988-03-23
JPH056901B2 (de) 1993-01-27
US5062073A (en) 1991-10-29
DE3788548D1 (de) 1994-02-03

Similar Documents

Publication Publication Date Title
DE3787660T2 (de) Steuergerät.
NO892702D0 (no) Kontrollsystem.
DE3782335T2 (de) Speichersteuersystem.
DE3673023D1 (de) Steuerungssystem.
DE3785468D1 (de) Stabilisatorkontrollsystem.
DE3688759T2 (de) Ein-/Ausgabe-Steuerungssystem.
DE3669962D1 (de) Steuerungssystem.
DE3785687D1 (de) Steuergeraet.
DE3688789T2 (de) Numerisches steuersystem.
DE3689264D1 (de) Fahrzeugsteuerungsgerät.
DE3788548T2 (de) Zugriffssteuerungssystem mit Programmodus.
DE3783475D1 (de) Enteisungssteueranlage.
DE3765564D1 (de) Motorsteuerungssystem.
DE68917647D1 (de) Multiprozessorsteuerungssystem.
DE3764716D1 (de) Fuellstandskontrollgeraet.
NO880603L (no) Styresystem.
DE3787226D1 (de) Festspeichersteuerung.
DE3750428D1 (de) Geschwindigkeitsregelanordnung.
DE3783989T2 (de) Positions-regelsystem.
DE3788596T2 (de) Automatisches Steuersystem.
DE3786686T2 (de) Überlappter Steuerspeicher.
DE3485313D1 (de) Steuersystem mit mikroprozessor.
DE3581001D1 (de) Regelsystem.
DE3787789T2 (de) Fliessbandsteuerungssystem.
DE3751375D1 (de) Steuerungssystem.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee