DE3650165T2 - Buszustandssteuerungsschaltung. - Google Patents

Buszustandssteuerungsschaltung.

Info

Publication number
DE3650165T2
DE3650165T2 DE3650165T DE3650165T DE3650165T2 DE 3650165 T2 DE3650165 T2 DE 3650165T2 DE 3650165 T DE3650165 T DE 3650165T DE 3650165 T DE3650165 T DE 3650165T DE 3650165 T2 DE3650165 T2 DE 3650165T2
Authority
DE
Germany
Prior art keywords
control circuit
state control
bus state
bus
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE3650165T
Other languages
English (en)
Other versions
DE3650165D1 (de
Inventor
Shinya Kimura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Publication of DE3650165D1 publication Critical patent/DE3650165D1/de
Application granted granted Critical
Publication of DE3650165T2 publication Critical patent/DE3650165T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
DE3650165T 1985-08-21 1986-08-21 Buszustandssteuerungsschaltung. Expired - Fee Related DE3650165T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP60184723A JPS6243764A (ja) 1985-08-21 1985-08-21 バス・ステ−ト制御回路

Publications (2)

Publication Number Publication Date
DE3650165D1 DE3650165D1 (de) 1995-01-19
DE3650165T2 true DE3650165T2 (de) 1995-07-06

Family

ID=16158237

Family Applications (1)

Application Number Title Priority Date Filing Date
DE3650165T Expired - Fee Related DE3650165T2 (de) 1985-08-21 1986-08-21 Buszustandssteuerungsschaltung.

Country Status (4)

Country Link
US (1) US4772888A (de)
EP (1) EP0212636B1 (de)
JP (1) JPS6243764A (de)
DE (1) DE3650165T2 (de)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2608863B1 (fr) * 1986-12-19 1994-04-29 Nec Corp Circuit integre logique comportant des bascules electroniques d'entree et de sortie pour stabiliser les durees des impulsions
JPS63228206A (ja) * 1987-03-17 1988-09-22 Nec Corp クロツク分配方式
US5155812A (en) * 1989-05-04 1992-10-13 Texas Instruments Incorporated Devices and method for generating and using systems, software waitstates on address boundaries in data processing
EP0309989A3 (de) * 1987-09-28 1989-07-26 Compaq Computer Corporation Hochgeschwindigkeitsmikroprozessor mit monostabilem Zeitgeber für 8-bit-Ein/Ausgabezugriffe
US4835414A (en) * 1988-03-14 1989-05-30 Advanced Micro Devices, Inc. Flexible, reconfigurable terminal pin
JPH0276057A (ja) * 1988-09-13 1990-03-15 Toshiba Corp I/oリカバリ方式
US4992678A (en) * 1988-12-15 1991-02-12 Ncr Corporation High speed computer data transfer system
JP2570847B2 (ja) * 1989-02-08 1997-01-16 日本電気株式会社 データ転送方式
US5065313A (en) * 1989-03-30 1991-11-12 Dell Usa Corporation Digital computer system having circuit for regulation of I/O command recovery time
US5617574A (en) 1989-05-04 1997-04-01 Texas Instruments Incorporated Devices, systems and methods for conditional instructions
US5440749A (en) * 1989-08-03 1995-08-08 Nanotronics Corporation High performance, low cost microprocessor architecture
US5220659A (en) * 1989-09-18 1993-06-15 Micral, Inc. System for matching data recovery time between different devices by extending a cycle upon detecting end of cycle
CA2027819A1 (en) * 1989-11-03 1991-05-04 Maria L. Melo Programmable input/output delay between accesses
CA2023998A1 (en) * 1989-11-13 1991-05-14 Thomas F. Lewis Apparatus and method for guaranteeing strobe separation timing
JP3018404B2 (ja) * 1990-06-21 2000-03-13 日本電気株式会社 マイクロプロセッサ
US7088335B2 (en) * 1999-04-28 2006-08-08 Novus Partners Llc Methods and apparatus for ultra-violet stimulated displays
US6970985B2 (en) 2002-07-09 2005-11-29 Bluerisc Inc. Statically speculative memory accessing
US20050114850A1 (en) 2003-10-29 2005-05-26 Saurabh Chheda Energy-focused re-compilation of executables and hardware mechanisms based on compiler-architecture interaction and compiler-inserted control
US7996671B2 (en) 2003-11-17 2011-08-09 Bluerisc Inc. Security of program executables and microprocessors based on compiler-architecture interaction
US8607209B2 (en) 2004-02-04 2013-12-10 Bluerisc Inc. Energy-focused compiler-assisted branch prediction
US20080126766A1 (en) 2006-11-03 2008-05-29 Saurabh Chheda Securing microprocessors against information leakage and physical tampering

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1561961A (en) * 1977-04-20 1980-03-05 Int Computers Ltd Data processing units
JPS5483341A (en) * 1977-12-15 1979-07-03 Nec Corp Digital integrated circuit
US4575794A (en) * 1982-02-22 1986-03-11 International Business Machines Corp. Clocking mechanism for multiple overlapped dynamic programmable logic arrays used in a digital control unit
US4562427A (en) * 1983-01-28 1985-12-31 Ncr Corporation System and method for stabilizing asynchronous state machines
US4580137A (en) * 1983-08-29 1986-04-01 International Business Machines Corporation LSSD-testable D-type edge-trigger-operable latch with overriding set/reset asynchronous control

Also Published As

Publication number Publication date
US4772888A (en) 1988-09-20
EP0212636B1 (de) 1994-12-07
JPH0543151B2 (de) 1993-06-30
DE3650165D1 (de) 1995-01-19
EP0212636A2 (de) 1987-03-04
EP0212636A3 (en) 1989-07-19
JPS6243764A (ja) 1987-02-25

Similar Documents

Publication Publication Date Title
DE3853959D1 (de) Leistungssteuerschaltung.
DE3686880T2 (de) Ferngesteuerter schaltungsunterbrecher.
DE3680586D1 (de) Adaptives elektrisches regelsystem.
DE3883813T2 (de) Mehrfachsteuerschaltung.
DE3650165T2 (de) Buszustandssteuerungsschaltung.
DE3687787T2 (de) Speicherzugriff-steuerungsschaltung.
DE3889019T2 (de) Ansteuerschaltung.
DE3689462D1 (de) Logische Schaltung.
DE3688564D1 (de) Sequentielle logische schaltung.
DE3673816D1 (de) Schnittstellenschaltung.
KR860700169A (ko) 제어용 집적회로
DE3579851D1 (de) Unterbrechungssteuerungsschaltung.
DE3485122D1 (de) Steuerschaltung.
DE3667213D1 (de) Spannungsregelungsschaltung.
DE3582207D1 (de) Leistungssteuerschaltung.
DE3668522D1 (de) Elektronischer schalter.
DE3686073T2 (de) Logischer schaltkreis.
IT8522808A0 (it) Circuito elettrico di comando.
DE3686824D1 (de) Elektronisches steuergeraet.
IT8619722A0 (it) Disposizione circuitale.
DE3673138D1 (de) Logische schaltung.
DE3580569D1 (de) Treiberschaltung.
DE3689291D1 (de) Bistabile Schaltung.
KR880013044U (ko) 1회선 다중 콘트롤 회로
FI872976A (fi) Styrkrets.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee