DE3030653C2 - Verfahren zur Herstellung von Halbleiteranordnungen - Google Patents
Verfahren zur Herstellung von HalbleiteranordnungenInfo
- Publication number
- DE3030653C2 DE3030653C2 DE3030653A DE3030653A DE3030653C2 DE 3030653 C2 DE3030653 C2 DE 3030653C2 DE 3030653 A DE3030653 A DE 3030653A DE 3030653 A DE3030653 A DE 3030653A DE 3030653 C2 DE3030653 C2 DE 3030653C2
- Authority
- DE
- Germany
- Prior art keywords
- film
- resist film
- resist
- contact hole
- parts
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H10W20/058—
-
- H10P76/202—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
- Y10S438/95—Multilayer mask including nonradiation sensitive layer
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
- Y10S438/951—Lift-off
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Photosensitive Polymer And Photoresist Processing (AREA)
- Electrodes Of Semiconductors (AREA)
- Drying Of Semiconductors (AREA)
- Weting (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP10224579A JPS5626450A (en) | 1979-08-13 | 1979-08-13 | Manufacture of semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE3030653A1 DE3030653A1 (de) | 1981-02-26 |
| DE3030653C2 true DE3030653C2 (de) | 1984-02-23 |
Family
ID=14322219
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE3030653A Expired DE3030653C2 (de) | 1979-08-13 | 1980-08-13 | Verfahren zur Herstellung von Halbleiteranordnungen |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4315984A (enExample) |
| JP (1) | JPS5626450A (enExample) |
| DE (1) | DE3030653C2 (enExample) |
| NL (1) | NL184755C (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3446789A1 (de) * | 1984-12-21 | 1986-07-03 | SEMIKRON Gesellschaft für Gleichrichterbau u. Elektronik mbH, 8500 Nürnberg | Verfahren zum herstellen von halbleiterbauelementen |
Families Citing this family (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3216823A1 (de) * | 1982-05-05 | 1983-11-10 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von strukturen von aus metallsilizid und polysilizium bestehenden doppelschichten auf integrierte halbleiterschaltungen enthaltenden substraten durch reaktives ionenaetzen |
| US4579812A (en) * | 1984-02-03 | 1986-04-01 | Advanced Micro Devices, Inc. | Process for forming slots of different types in self-aligned relationship using a latent image mask |
| JPS61117832A (ja) * | 1984-11-14 | 1986-06-05 | Oki Electric Ind Co Ltd | 半導体装置の製造方法 |
| JP2570709B2 (ja) * | 1986-10-28 | 1997-01-16 | ソニー株式会社 | エツチング方法 |
| JPH0750704B2 (ja) * | 1987-03-20 | 1995-05-31 | 富士通株式会社 | 半導体装置の製造方法 |
| US5223454A (en) * | 1988-01-29 | 1993-06-29 | Hitachi, Ltd. | Method of manufacturing semiconductor integrated circuit device |
| US5049972A (en) * | 1988-01-29 | 1991-09-17 | Hitachi, Ltd. | Method of manufacturing semiconductor integrated circuit device |
| US4855252A (en) * | 1988-08-22 | 1989-08-08 | International Business Machines Corporation | Process for making self-aligned contacts |
| US4997746A (en) * | 1988-11-22 | 1991-03-05 | Greco Nancy A | Method of forming conductive lines and studs |
| JP2794118B2 (ja) * | 1989-05-16 | 1998-09-03 | 三菱電機株式会社 | 微細パターンの形成方法 |
| US4985374A (en) * | 1989-06-30 | 1991-01-15 | Kabushiki Kaisha Toshiba | Making a semiconductor device with ammonia treatment of photoresist |
| JPH03278432A (ja) * | 1990-03-28 | 1991-12-10 | Kawasaki Steel Corp | 半導体装置の配線形成方法 |
| US5290664A (en) * | 1990-03-29 | 1994-03-01 | Sharp Kabushiki Kaisha | Method for preparing electrode for semiconductor device |
| US5407785A (en) * | 1992-12-18 | 1995-04-18 | Vlsi Technology, Inc. | Method for generating dense lines on a semiconductor wafer using phase-shifting and multiple exposures |
| US5478779A (en) | 1994-03-07 | 1995-12-26 | Micron Technology, Inc. | Electrically conductive projections and semiconductor processing method of forming same |
| US5326428A (en) | 1993-09-03 | 1994-07-05 | Micron Semiconductor, Inc. | Method for testing semiconductor circuitry for operability and method of forming apparatus for testing semiconductor circuitry for operability |
| US6025116A (en) * | 1997-03-31 | 2000-02-15 | Siemens Aktiengesellschaft | Etching of contact holes |
| US6146986A (en) * | 1999-01-08 | 2000-11-14 | Lam Research Corporation | Lithographic method for creating damascene metallization layers |
| US6174801B1 (en) | 1999-03-05 | 2001-01-16 | Taiwan Semiconductor Manufacturing Company | E-beam direct writing to pattern step profiles of dielectric layers applied to fill poly via with poly line, contact with metal line, and metal via with metal line |
| JP2001015479A (ja) * | 1999-06-29 | 2001-01-19 | Toshiba Corp | 半導体装置の製造方法 |
| US6528934B1 (en) | 2000-05-30 | 2003-03-04 | Chunghwa Picture Tubes Ltd. | Beam forming region for electron gun |
| US6524937B1 (en) * | 2000-08-23 | 2003-02-25 | Tyco Electronics Corp. | Selective T-gate process |
| RU2282227C2 (ru) * | 2004-10-20 | 2006-08-20 | ООО Деловой центр "Кронштадт" | Способ формирования элементов из каталитических металлов на поверхности сенсора |
| JP2008047932A (ja) * | 2007-09-18 | 2008-02-28 | Nec Lcd Technologies Ltd | 薄膜トランジスタの製造方法 |
| JP2008022028A (ja) * | 2007-09-18 | 2008-01-31 | Nec Lcd Technologies Ltd | 薄膜トランジスタの製造方法 |
| FR2921751B1 (fr) * | 2007-10-02 | 2009-12-18 | St Microelectronics Crolles 2 | Procede de realisation de dispositif semi-conducteur a architecture asymetrique |
| US8455312B2 (en) * | 2011-09-12 | 2013-06-04 | Cindy X. Qiu | Fabrication methods for T-gate and inverted L-gate structure for high frequency devices and circuits |
| US11764062B2 (en) * | 2017-11-13 | 2023-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor structure |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3649393A (en) * | 1970-06-12 | 1972-03-14 | Ibm | Variable depth etching of film layers using variable exposures of photoresists |
| US3930857A (en) * | 1973-05-03 | 1976-01-06 | International Business Machines Corporation | Resist process |
| US4035522A (en) * | 1974-07-19 | 1977-07-12 | International Business Machines Corporation | X-ray lithography mask |
| DE2547792C3 (de) * | 1974-10-25 | 1978-08-31 | Hitachi, Ltd., Tokio | Verfahren zur Herstellung eines Halbleiterbauelementes |
| US4001061A (en) * | 1975-03-05 | 1977-01-04 | International Business Machines Corporation | Single lithography for multiple-layer bubble domain devices |
| US4040891A (en) * | 1976-06-30 | 1977-08-09 | Ibm Corporation | Etching process utilizing the same positive photoresist layer for two etching steps |
-
1979
- 1979-08-13 JP JP10224579A patent/JPS5626450A/ja active Granted
-
1980
- 1980-08-11 US US06/176,799 patent/US4315984A/en not_active Expired - Lifetime
- 1980-08-13 NL NLAANVRAGE8004586,A patent/NL184755C/xx not_active IP Right Cessation
- 1980-08-13 DE DE3030653A patent/DE3030653C2/de not_active Expired
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3446789A1 (de) * | 1984-12-21 | 1986-07-03 | SEMIKRON Gesellschaft für Gleichrichterbau u. Elektronik mbH, 8500 Nürnberg | Verfahren zum herstellen von halbleiterbauelementen |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5626450A (en) | 1981-03-14 |
| NL184755B (nl) | 1989-05-16 |
| JPS6323657B2 (enExample) | 1988-05-17 |
| NL8004586A (nl) | 1981-02-17 |
| US4315984A (en) | 1982-02-16 |
| DE3030653A1 (de) | 1981-02-26 |
| NL184755C (nl) | 1989-10-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3030653C2 (de) | Verfahren zur Herstellung von Halbleiteranordnungen | |
| DE4440230C2 (de) | Verfahren zur Bildung feiner Strukturen eines Halbleiterbauelements | |
| DE69023976T2 (de) | Verfahren zur Herstellung eines Halbleiterbauelementes mit einem T-Gate. | |
| DE19525745B4 (de) | Verfahren zur Bildung eines Abdeckungsmusters | |
| DE2460988C2 (de) | Verfahren zum Niederschlagen eines Musters aus einem dünnen Film auf einem anorganischen Substrat | |
| DE3000746C2 (de) | Verfahren zur Erzeugung von mikroskopischen Bildern | |
| DE69014871T2 (de) | Verfahren zur Bildung metallischer Kontaktflächen und Anschlüsse auf Halbleiterchips. | |
| DE19938072A1 (de) | Verfahren zum selbstjustierenden Herstellen von zusätzlichen Strukturen auf Substraten mit vorhandenen ersten Strukturen | |
| DE2732184A1 (de) | Halbleitervorrichtung und verfahren zu ihrer herstellung | |
| DE2431960A1 (de) | Verfahren zum herstellen einer teile eines werkstueckes abdeckenden maske mit hilfe einer photomaske und einrichtung zum ausrichten eines werkstueckes mit einer photomaske | |
| EP0012859A2 (de) | Verfahren zum Aufbringen eines Dünnfilmmusters auf ein Substrat | |
| DE2748103A1 (de) | Mittels elektronenlithographie hergestellter hochleistungs-galliumarsenid- schottky-sperrschichtfeldeffekttransistor und verfahren zu dessen herstellung | |
| DE2903872C2 (de) | Verfahren zur Ausbildung von Mustern mittels Maskenbedampfungstechnik | |
| DE3046856C2 (enExample) | ||
| DE2024608C3 (de) | Verfahren zum Ätzen der Oberfläche eines Gegenstandes | |
| DE3783239T2 (de) | Roentgenstrahlmaske. | |
| DE1489162C3 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
| DE2835363A1 (de) | Verfahren zum uebertragen von strukturen fuer halbleiterschaltungen | |
| DE19727261B4 (de) | Verfahren zum Herstellen einer Phasenschiebemaske | |
| DE19725830B4 (de) | Photomaske mit Halbton-Phasenverschiebungsmaterial und einem Chrommuster auf einem transparenten Substrat | |
| DE69125653T2 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung einschliesslich eines Herstellungsschrittes für ein Muster eines Fotoresistfilms | |
| EP0013728A1 (de) | Verfahren zur Herstellung von elektrischen Verbindungen zwischen Leiterschichten in Halbleiterstrukturen | |
| DE3823463C1 (enExample) | ||
| EP1374257B1 (de) | Verfahren zum herstellen von dünnschicht-chipwiderständen | |
| DE3146559C2 (de) | Belichtungsmaske |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OAP | Request for examination filed | ||
| OD | Request for examination | ||
| 8128 | New person/name/address of the agent |
Representative=s name: STREHL, P., DIPL.-ING. DIPL.-WIRTSCH.-ING. SCHUEBE |
|
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8339 | Ceased/non-payment of the annual fee |