CN202110462U - LDO based on dynamic zero-pole tracking techniques - Google Patents

LDO based on dynamic zero-pole tracking techniques Download PDF

Info

Publication number
CN202110462U
CN202110462U CN2011201474859U CN201120147485U CN202110462U CN 202110462 U CN202110462 U CN 202110462U CN 2011201474859 U CN2011201474859 U CN 2011201474859U CN 201120147485 U CN201120147485 U CN 201120147485U CN 202110462 U CN202110462 U CN 202110462U
Authority
CN
China
Prior art keywords
ldo
pipe
drain electrode
output terminal
error amplifier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN2011201474859U
Other languages
Chinese (zh)
Inventor
周泽坤
胡志明
张雨河
石跃
明鑫
张波
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of Electronic Science and Technology of China
Original Assignee
University of Electronic Science and Technology of China
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of Electronic Science and Technology of China filed Critical University of Electronic Science and Technology of China
Priority to CN2011201474859U priority Critical patent/CN202110462U/en
Application granted granted Critical
Publication of CN202110462U publication Critical patent/CN202110462U/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Abstract

The utility model belongs to the field of power source management and discloses an LDO (Low Dropout Regulator) based on dynamic zero-pole tracking techniques, aiming to solve the problem that the conventional LDO has poor loop stability. The LDO comprises an error amplifier, a buffer, and a slew rate intensifier circuit, and is characterized by further comprising a first capacitor, a second capacitor, and a variable resistor, wherein one end of the first capacitor is connected with the output end of the error amplifier, and the other end of the first capacitor is connected with one end of the variable resistor; and one end of the second capacitor is connected with the error amplifier, and the other end of the second capacitor is connected with the other end of the variable resistor, and serves as the output end of the LDO. In the LDO provided by the utility model, the first capacitor and the variable resistor form a compensating network to serve as the dynamic zero-pole of the system; and through adopting the second capacitor in current multiplication mode to compensate the phase margin of the LDO loop, the stability of the LDO loop is improved further.

Description

A kind of LDO based on dynamically zero limit tracking technique
Technical field
The utility model belongs to field of power management, is specifically related to the design of a kind of low pressure difference linear voltage regulator (LDO, Low Dropout Regulator).
Background technology
Power management module is the basic element circuit of chip, and its design is hand-held particularly important with the portable equipment field.The low pressure difference linear voltage regulator of the outer electric capacity of no sheet is the typical linear stabilizator structure of current trend.Along with being widely used of current portable set, new demand has also been proposed for the performance of LDO: lower power consumption, promptly littler pressure reduction and lower quiescent current; Better transient response, promptly more excellent compensation way and topological structure.
Loop stability is the key index of LDO, the mode that traditional LDO adopts the ESR (Equivalent Series Resistance) on the output capacitance to repay.Because ESR receives environment easily, like temperature, the influence of technology etc. changes greatlyyer, and the stable output current that provides is limited in the not enough optimization that seems in the very little scope.The existence meeting of ESR worsens load instantaneous regulation (load transient regulation) when momentary load changes in addition.
Limit splitting technique and zero pole cancellation technology that multiple new topological sum compensation way: K.N.Leung proposes have appearred now; The STC technology that Man proposes based on FVF; Rincon-Mora propose based on the zero pole cancellation technology of Miller multiplication and the damping factor alignment technique (DFC) of K.N.Leung.But the zero pole cancellation technology that they all have certain limitation: Leung to propose is followed the tracks of the power tube that is operated in the saturation region by the sampling pipe that is operated in linear zone and is obtained load information, and it is accurate inadequately to follow the tracks of load; The STC technology is because topological structure restriction loop gain can not be very high, and the output voltage static accuracy is limited; The circuit of the Miller doubling technology that Rincon-Mora proposes is realized because its special process requires to have limited the application in standard CMOS process; The shortcoming that has loop complexity and big quiescent current based on the LDO compensation framework of DFC technology.
The utility model content
The purpose of the utility model is in order to solve the problem of existing LDO loop stability, to have proposed a kind of LDO based on dynamically zero limit tracking technique.
The technical scheme of the utility model is: a kind of LDO based on dynamically zero limit tracking technique comprises error amplifier, impact damper; Pendulum rate intensifier circuit, first electric capacity, second electric capacity and variable resistor, the output terminal of said error amplifier is connected with the input end of impact damper; The output terminal of impact damper is connected with the output terminal of pendulum rate intensifier circuit; One termination error amplifier output terminal of said first electric capacity, the other end is connected with a variable-resistance end, and an end of said second electric capacity is connected with error amplifier; The other end is connected with the variable-resistance other end, and as the output terminal of LDO.
Said error amplifier comprises PMOS pipe M1, M2, Mb1, M7, M8, and NMOS manages M3, M4, M5, the M6 pipe, wherein Mb1 is as tail current source; M1, M2 is as importing pipe; The M7 diode connects; The electric current of M8 mirror image M7 and as the load P pipe; M3, M4 diode connect as first order load; The electric current of M5 mirror image M3, the electric current of M6 mirror image M4, and the M6 pipe is managed as load N; M5 links to each other with the M7 drain electrode; M6 links to each other as the error amplifier output terminal with the M8 drain electrode.
Said impact damper comprises PMOS pipe Mb2, M9, and wherein, Mb2 is as the bias current pipe, and with device, the drain electrode of Mb2 is connected with the source electrode of M9 M9 as the source, and as the output terminal of impact damper; The grid of M9 is the input end of impact damper, grounded drain.
Said pendulum rate intensifier circuit comprises PMOS pipe Ms, M16, M15, NMOS pipe M13, M14, and wherein, the grid of M16 drain electrode and Ms connects the output terminal of impact damper, and source electrode connects the input voltage of LDO, and drain electrode connects the drain electrode of M14; The M14 diode connects; The electric current of M13 mirror image M14, drain electrode connects the drain electrode of M15.
Said variable resistor by NMOS manage M12, PMOS pipe M11, M10 forms, wherein, NMOS manages the electric current of M14 in the said pendulum rate of the M12 mirror image intensifier circuit; PMOS pipe M10 grid connects the drain electrode of NMOS pipe M12; PMOS pipe M11 diode connects, and drain electrode connects the drain electrode of NMOS pipe M12, and the source electrode of PMOS pipe M11 source electrode and M10 is connected, and as the output terminal of LDO.
The beneficial effect of the utility model: the LDO based on dynamically zero limit tracking technique of the utility model, form corrective network through first electric capacity and variable resistor, as the dynamic zero point of system; The phase margin of the second capacitance compensation LDO circuit loop through adopting the current multiplication pattern, thus the LDO loop stability improved.
Description of drawings
Fig. 1 is the LDO system chart based on dynamically zero limit tracking technique of the utility model.
Fig. 2 be the utility model based on the dynamic physical circuit synoptic diagram of the LDO of zero limit tracking technique.
Fig. 3 is the utility model current-mode capacitance multiplication synoptic diagram, and wherein, figure (a) is a circuit structure diagram, (b) is equivalent schematic.
Fig. 4 is a phase lead compensation network equivalence Organization Chart among the utility model embodiment.
Embodiment
Below in conjunction with accompanying drawing and concrete embodiment the utility model is done further to set forth.
The utility model LDO collocation structure thought is following: error amplifier adopts the OTA of one pole symmetrical structure; Impact damper is realized with the pmos source follower; Increase is to the driving force of PMOS adjustment pipe, and frequency compensation adopts miller electric capacity and the dynamic method that zero point, (variable MOS resistance+fixed capacity) combined.For improving the transient response of LDO when the load changing, increased the Slew Rate intensifier circuit.
Fig. 1 is based on the dynamically system block diagram of the LDO of zero limit tracking technique, comprises error amplifier Gain Stage, impact damper Buffer, pendulum rate intensifier circuit SRE, first capacitor C c, second capacitor C mWith variable resistor R c, the output terminal of said error amplifier Gain Stage is connected with the input end of impact damper Buffer, and the output terminal of impact damper Buffer is connected with the output terminal of pendulum rate intensifier circuit SRE, said first capacitor C cA termination error amplifier Gain Stage output terminal, the other end and variable resistor R cAn end be connected said second capacitor C mAn end be connected the other end and variable resistor R with error amplifier Gain Stage cThe other end be connected, and as the output terminal of LDO.
Fig. 2 is the physical circuit synoptic diagram of described LDO.Error amplifier Gain Stage comprises PMOS pipe M1, M2, Mb1, M7, M8, and NMOS manages M3, M4, M5, M6, wherein Mb1 is as tail current source; M1, M2 is as importing pipe; The M7 diode connects; The electric current of M8 mirror image M7 and as the load P pipe; M3, the equal diode of M4 connects as first order load; The electric current of M5 mirror image M3, the electric current of M6 mirror image M4, and the M6 pipe is managed as load N; M5 links to each other with the M7 drain electrode; M6 links to each other as the output terminal of error amplifier with the M8 drain electrode.
Impact damper Buffer comprises PMOS pipe Mb2, M9, and wherein, Mb2 is as the bias current pipe, and with device, the drain electrode of Mb2 is connected with the source electrode of M9 M9 as the source, and as the output terminal of impact damper Buffer; The grid of M9 is the input end of impact damper Buffer, grounded drain.
Pendulum rate intensifier circuit SRE comprises PMOS pipe Ms, M16, M15, NMOS pipe M13, M14, and wherein, the grid of M16 drain electrode and Ms connects the output terminal of Buffer together, and source electrode connects the input voltage of LDO, and drain electrode connects the drain electrode of M14; The M14 diode connects; The electric current of M13 mirror image M14, drain electrode connect the drain electrode of the M15 of diode connection.The electric current of M16 pipe mirror image M15.
Variable resistor Rc by NMOS manage M12, PMOS pipe M11, M10 forms, wherein, NMOS manages the electric current of M14 in the said pendulum rate of the M12 mirror image intensifier circuit; PMOS pipe M11 diode connects, and drain electrode connects the drain electrode of NMOS pipe M12, and the source electrode of PMOS pipe M11 source electrode and M10 is connected, and as the output terminal of LDO; PMOS pipe M10 grid connects the drain electrode of NMOS pipe M12.
Here, the diode connection refers to the grid of metal-oxide-semiconductor and drains and directly links together.
The current-mode capacitance multiplication synoptic diagram that the utility model utilizes is as shown in Figure 3.Figure (a) is a circuit structure diagram, V nThe small signal of end changes in first capacitor C cOn electric current be V nC cS collects the small-signal current and the scaled mirror of the electric capacity of flowing through and amplifies through the low impedance points (1/gm) of current mirror, return input end V nFigure (b) is an equivalent schematic, equivalent capacity C Eq=(1+K x) C c, and then realized that the Miller of electric capacity doubles.
Among Fig. 1, second capacitor C mAs the Miller multiplication capacitor of current-mode, R cBe the MOS resistance that is operated in linear zone, comprises load information.First capacitor C cWith variable resistor R cBe connected across the output and the power tube output of EA gain stage, produce and follow the tracks of compensation output limit dynamic zero point.Buffer isolates big electric capacity and big resistance, and plays pendulum rate humidification.C fWith feedback resistance R F1, R F2Form Hi-pass filter, it is a pair of zero extremely right to produce, thereby realizes that phase lead compensation improves loop stability.Pendulum rate intensifier circuit SRE can change the instantaneous charging current to power tube gate capacitance Cp according to load current condition.
Can know the stable state output voltage of LDO by Fig. 1:
V Out = R f 1 + R f 2 R f 1 V Ref Formula (1)
System's loop transfer function:
H 1 ( s ) = H 1 ( 0 ) ( 1 + s / Z 1 ) ( 1 + s / Z 2 ) ( 1 + s / P 1 ) ( 1 + s / P 2 ) ( 1 + s / P 3 ) Formula (2)
In the formula (2), the low frequency loop gain:
H 1 ( 0 ) = A v g Mp [ r Op / / ( R f 1 + R f 2 ) / / R L ] R f 1 R f 1 + R f 2 Formula (3)
Zero limit is respectively:
P 1 = 1 ( K x C m + C c ) g mp r op R oeq ;
P 2 = g Mb C p ; P 3 = g Mp C L Formula (4)
Z 1 ≈ 1 R Ds _ Mos C c = u p C Ox ( W / L ) 1 ( V Gs - V Tp ) C c = u p C Ox ( W / L ) 1 C c 2 I 0 K 1 K 2 u p C Ox ( W / L ) 2 Formula (5)
Z 2 = Z f = 1 R f 1 C f Formula (6)
Wherein, A vBe the DC current gain of error amplifier, g MpBe the mutual conductance of adjustment pipe Mp, r OpBe the conducting resistance of adjustment pipe Mp, K xBe the mirror image ratio of M3 and M5, g MbBe the mutual conductance of Mb2, R OeqBe the equivalent output resistance of error amplifier, μ pBe the mobility in hole, C OxBe the gate oxide electric capacity of unit area, W is the width of grid, and L is the length of grid, V GsBe the voltage between the two poles of the earth, grid source, V TpThreshold voltage for the PMOS pipe.
Z in the formula (5) 1Be dynamic zero point, be used for following the tracks of the dynamic limit P of compensation output 3, K wherein 1, K 2Sampling ratio for the load current sampling network; Z fAt zero point within the gain band width product (GBW, Gain-Bandwidth product) of phase lead compensation network generation, be used for improving loop phase nargin.Corresponding P fOutside GBW, do not give providing above, concrete analysis will provide below.Hence one can see that, and this LDO is an one-pole system, has good stability.
Fig. 4 phase lead compensation network equivalence Organization Chart, capacitor C fWith the feedback network resistance R F1, R F2Form the high-pass filtering network, thereby improve system stability, and can improve transient response and PSRR, reduce output noise.Its transition function expression formula is following:
H 2 ( s ) = V Fb V Out = ( R f 1 R f 1 + R f 2 ) [ 1 + s C f R f 2 1 + s C f ( R f 1 / / R f 2 ) ] Formula (7)
P f = 1 ( R f 1 / / R f 2 ) C f = 1 + R f 2 R f 1 R f 2 C f ; Z f = 1 R f 2 C f Formula (8)
Can draw from formula (8):
Figure BDA0000060376610000053
Be Z fPf is in more low frequency relatively, with Z fBe placed on a little less than near the GBW P fOutside GBW, can the compensation loop frequency characteristic.But the separation pitch of zero limit is big more; It is big more to need
Figure BDA0000060376610000054
; The mismatch that has the layout of resistance on the one hand; What is more important; The noise of error amplifier input end and mismatch can be amplified to output terminal with bigger multiple; So the design of
Figure BDA0000060376610000055
exists compromise, gets
Figure BDA0000060376610000056
here
In Fig. 2, V InBe unadjusted supply voltage, MB1, MB2, MB3 are the quiescent biasing pipes; M1~M8 is the error amplifier gain stage; M9 is a buffer stage; Load current sampling network Ms, M13, M14 sampled power tube current is to obtain load information; M10 is the MOS resistance that is operated in linear zone, its overdrive voltage (| V Gs|-| V Tp10|) comprise the information (like formula (5)) of load current, first capacitor C cForm zero point with the resistance of M10, follow the tracks of compensation output limit; Second capacitor C mUtilize the mirror image ratio of load current mirror M3, M5, realize the Miller capacitance multiplication of current-mode.C cWith C mEquivalence value at the error amplifier output terminal is (K xC m+ C c) g Mpr Op
In order to improve loop GBW; Avoid the influence of parasitic poles; And the needs of current-mode Miller multiplication; The error amplifier of design is the trsanscondutance amplifier (OTA, Operational Transconductance Amplifier) of non-closed loop of the symmetry of one-pole system, except other nodes of output terminal are low-impedance node.Impact damper Buffer is a P type impact damper, and the prosposition that electrifies moves the effect with isolation buffer.Because the constant-current bias of Mb2 is Ib2 among the impact damper Buffer, make power tube Mp gate charges electric current is limited within the Ib2, but limited not the discharge current of power tube Mp grid.This just makes at V OutWhen reducing suddenly, make the discharge current of power tube Mp grid increase.The design of low-power consumption makes that the quiescent bias current of Mb2 can not be very big, at V OutWhen increasing suddenly, limited reconstituting the joint performance, this also is the inherent shortcoming of P type Buffer.The utility model adopts Slew Rate to strengthen network M15~M16 according to the charging current value of load state change to power tube grid parasitic capacitance, promotes transient state adjustment performance.
In addition, the taking all factors into consideration of effect that strengthens according to quiescent dissipation and pendulum rate and the MOS resistance compensation needs of M10, load current sampling network sampling ratio designs:
K 1 = ( W / L ) M S ( W / L ) M P = 1 : 1300 , K 2 = M 12 M 14 = 1 : 8
Therefore, in low loading range, the load information that M10 comprises possibly all be lower than noise signal.For this reason, Mb3 introduces one road bias current, in the dynamic limit variation range of output that is fixedly installed on dynamic zero point in the low loading range.
Can find out that the LDO based on dynamically zero limit tracking technique of the utility model forms corrective network through first electric capacity and variable resistor, as the dynamic zero point of system; The phase margin of the loop of the second capacitance compensation LDO through adopting the current multiplication pattern improves the loop stability of LDO.
Those of ordinary skill in the art will appreciate that embodiment described here is in order to help the principle of reader understanding's the utility model, should to be understood that the protection domain of the utility model is not limited to such special statement and embodiment.Those of ordinary skill in the art can make various other various concrete distortion and combinations that do not break away from the utility model essence according to disclosed these teachings of the utility model, and these distortion and combination are still in the protection domain of the utility model.

Claims (5)

1. the LDO based on dynamically zero limit tracking technique comprises error amplifier, impact damper and pendulum rate intensifier circuit; It is characterized in that, also comprise first electric capacity, second electric capacity and variable resistor, the output terminal of said error amplifier is connected with the input end of impact damper; The output terminal of impact damper is connected with the output terminal of pendulum rate intensifier circuit; One termination error amplifier output terminal of said first electric capacity, the other end is connected with a variable-resistance end, and an end of said second electric capacity is connected with error amplifier; The other end is connected with the variable-resistance other end, and as the output terminal of LDO.
2. the LDO based on dynamically zero limit tracking technique according to claim 1 is characterized in that, said error amplifier comprises PMOS pipe M1, M2, Mb1, M7, M8, and NMOS manages M3, M4, M5, the M6P pipe, wherein Mb1 is as tail current source; M1, M2 is as importing pipe; The M7 diode connects; The electric current of M8 mirror image M7 and as the load P pipe; M3, the equal diode of M4 connects as first order load; The electric current of M5 mirror image M3, the electric current of M6 mirror image M4, and the M6 pipe is managed as load N; M5 links to each other with the M7 drain electrode; M6 links to each other as the output terminal of said error amplifier with the M8 drain electrode.
3. the LDO based on dynamically zero limit tracking technique according to claim 1 is characterized in that, said impact damper comprises PMOS pipe Mb2, M9; Wherein, Mb2 is as the bias current pipe, M9 as the source with device; The drain electrode of Mb2 is connected with the source electrode of M9, and as the output terminal of impact damper; The grid of M9 is the input end of impact damper, grounded drain.
4. the LDO based on dynamically zero limit tracking technique according to claim 1; It is characterized in that said pendulum rate intensifier circuit comprises PMOS pipe Ms, M16, M15, NMOS pipe M13, M14; Wherein, The grid of M16 drain electrode and Ms connects the output terminal of impact damper, and source electrode connects the input voltage of LDO, and drain electrode connects the drain electrode of M14; The M14 diode connects; The electric current of M13 mirror image M14, drain electrode connects the drain electrode of M15.
5. according to claim 4ly it is characterized in that based on the dynamic LDO of zero limit tracking technique that said variable resistor is managed M12, PMOS pipe M11, M10 by NMOS and formed, wherein, NMOS manages the electric current of M14 in the said pendulum rate of the M12 mirror image intensifier circuit; PMOS pipe M10 grid connects the drain electrode of NMOS pipe M12; PMOS pipe M11 diode connects, and drain electrode connects the drain electrode of NMOS pipe M12, and the source electrode of PMOS pipe M11 source electrode and M10 is connected, and as the output terminal of said LDO.
CN2011201474859U 2011-05-11 2011-05-11 LDO based on dynamic zero-pole tracking techniques Expired - Fee Related CN202110462U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2011201474859U CN202110462U (en) 2011-05-11 2011-05-11 LDO based on dynamic zero-pole tracking techniques

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2011201474859U CN202110462U (en) 2011-05-11 2011-05-11 LDO based on dynamic zero-pole tracking techniques

Publications (1)

Publication Number Publication Date
CN202110462U true CN202110462U (en) 2012-01-11

Family

ID=45435907

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2011201474859U Expired - Fee Related CN202110462U (en) 2011-05-11 2011-05-11 LDO based on dynamic zero-pole tracking techniques

Country Status (1)

Country Link
CN (1) CN202110462U (en)

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102541134A (en) * 2011-05-11 2012-07-04 电子科技大学 LDO (Low DropOut Regulator) based on dynamic zero pole tracking technology
CN102609025A (en) * 2012-03-16 2012-07-25 电子科技大学 Dynamic current doubling circuit and linear voltage regulator integrated with the circuit
CN102830744A (en) * 2012-09-17 2012-12-19 江苏国石半导体有限公司 Linear voltage regulator employing frequency compensation
CN103399607A (en) * 2013-07-29 2013-11-20 电子科技大学 High-PSR (high power supply rejection) low-dropout regulator with slew rate enhancement circuit integrated thereto
CN103412602A (en) * 2013-08-27 2013-11-27 吴小刚 Non-capacitive low-dropout linear voltage regulator
CN104063003A (en) * 2014-06-27 2014-09-24 合肥工业大学 Low-power dissipation off-chip-capacitor-free LDO (Low Dropout Regulator) integrating slew rate enhancing circuit
CN104317341A (en) * 2014-08-25 2015-01-28 长沙瑞达星微电子有限公司 Miller resistor compensating circuit
CN104777871A (en) * 2015-05-08 2015-07-15 苏州大学 Low dropout regulator
US20160266591A1 (en) * 2015-03-12 2016-09-15 Qualcomm Incorporated Load-tracking frequency compensation in a voltage regulator
CN106444947A (en) * 2016-10-17 2017-02-22 上海华力微电子有限公司 Compensating circuit for capacitor-less LDO
CN108345341A (en) * 2017-12-27 2018-07-31 思瑞浦微电子科技(苏州)股份有限公司 A kind of linear voltage regulator that adaptive enhancing power supply inhibits
CN108508959A (en) * 2018-05-31 2018-09-07 福州大学 A kind of LDO overturning follower configuration based on cascade voltage
CN113721688A (en) * 2021-09-08 2021-11-30 成都芯港微电子有限公司 High PSRR (power supply rejection ratio) and high transient response low dropout linear regulator capable of being quickly and stably connected
CN115494909A (en) * 2022-09-27 2022-12-20 青岛信芯微电子科技股份有限公司 Zero compensation circuit, chip and display device
US11953925B2 (en) 2021-05-03 2024-04-09 Ningbo Aura Semiconductor Co., Limited Load-current sensing for frequency compensation in a linear voltage regulator

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102541134A (en) * 2011-05-11 2012-07-04 电子科技大学 LDO (Low DropOut Regulator) based on dynamic zero pole tracking technology
CN102609025A (en) * 2012-03-16 2012-07-25 电子科技大学 Dynamic current doubling circuit and linear voltage regulator integrated with the circuit
CN102830744A (en) * 2012-09-17 2012-12-19 江苏国石半导体有限公司 Linear voltage regulator employing frequency compensation
CN103399607B (en) * 2013-07-29 2015-09-02 电子科技大学 The high PSR low pressure difference linear voltage regulator of integrated slew rate enhancing circuit
CN103399607A (en) * 2013-07-29 2013-11-20 电子科技大学 High-PSR (high power supply rejection) low-dropout regulator with slew rate enhancement circuit integrated thereto
CN103412602A (en) * 2013-08-27 2013-11-27 吴小刚 Non-capacitive low-dropout linear voltage regulator
CN104063003A (en) * 2014-06-27 2014-09-24 合肥工业大学 Low-power dissipation off-chip-capacitor-free LDO (Low Dropout Regulator) integrating slew rate enhancing circuit
CN104063003B (en) * 2014-06-27 2015-10-21 合肥工业大学 A kind of low-power consumption of integrated slew rate enhancing circuit is without the outer electric capacity LDO of sheet
CN104317341B (en) * 2014-08-25 2016-08-24 长沙瑞达星微电子有限公司 A kind of Miller resnstance transformer circuit
CN104317341A (en) * 2014-08-25 2015-01-28 长沙瑞达星微电子有限公司 Miller resistor compensating circuit
US20160266591A1 (en) * 2015-03-12 2016-09-15 Qualcomm Incorporated Load-tracking frequency compensation in a voltage regulator
CN104777871A (en) * 2015-05-08 2015-07-15 苏州大学 Low dropout regulator
CN106444947A (en) * 2016-10-17 2017-02-22 上海华力微电子有限公司 Compensating circuit for capacitor-less LDO
CN108345341A (en) * 2017-12-27 2018-07-31 思瑞浦微电子科技(苏州)股份有限公司 A kind of linear voltage regulator that adaptive enhancing power supply inhibits
CN108345341B (en) * 2017-12-27 2020-07-03 思瑞浦微电子科技(苏州)股份有限公司 Linear voltage regulator with self-adaptive enhanced power supply suppression
CN108508959A (en) * 2018-05-31 2018-09-07 福州大学 A kind of LDO overturning follower configuration based on cascade voltage
US11953925B2 (en) 2021-05-03 2024-04-09 Ningbo Aura Semiconductor Co., Limited Load-current sensing for frequency compensation in a linear voltage regulator
CN113721688A (en) * 2021-09-08 2021-11-30 成都芯港微电子有限公司 High PSRR (power supply rejection ratio) and high transient response low dropout linear regulator capable of being quickly and stably connected
CN115494909A (en) * 2022-09-27 2022-12-20 青岛信芯微电子科技股份有限公司 Zero compensation circuit, chip and display device
CN115494909B (en) * 2022-09-27 2024-03-08 青岛信芯微电子科技股份有限公司 Zero compensation circuit, chip and display device

Similar Documents

Publication Publication Date Title
CN202110462U (en) LDO based on dynamic zero-pole tracking techniques
CN102541134A (en) LDO (Low DropOut Regulator) based on dynamic zero pole tracking technology
CN101419479B (en) Low-voltage difference linear constant voltage regulator with novel structure
CN102096434B (en) High-slew-rate error amplifier-based high-accuracy and high-speed low dropout (LDO) regulator circuit
CN105045329B (en) A kind of LDO of electric capacity without off-chip improving transient response and PSRR
CN201233548Y (en) Voltage-current conversion circuit
CN100549898C (en) Utilize two-way asymmetric buffer structure to improve the LDO circuit of performance
CN104679088B (en) A kind of low pressure difference linear voltage regulator and frequency compensated circuit thereof
CN105138064A (en) Low differential pressure linear voltage regulator circuit with high bandwidth high power supply ripple inhibition ratio
CN102279612A (en) Low dropout linear regulator
CN103838286A (en) Low dropout linear regulator with quick transient response and high stability
CN101552644B (en) DC interference suppressor circuit used for transimpedance preamplifier of infrared receiving system
CN102611400B (en) High-gain single-stage operational transconductance amplifier
CN111176358B (en) Low-power-consumption low-dropout linear voltage regulator
CN105573396A (en) Low dropout linear regulator circuit
CN101369161A (en) Low-voltage difference linear voltage stabilizer without off-chip compensation capacitor
CN110320963A (en) Low-dropout linear voltage-regulating circuit
CN102290991A (en) Current model frequency compensating device of DC-DC (direct current-direct current) converter
CN105183063A (en) Low-dropout regulator with broadband high power supply rejection ratio
CN103199807A (en) Split compensation two-stage operational amplifier based on inverter input structure
CN103760943A (en) Slew rate enhancement circuit applicable to LDO regulators (low dropout regulators)
CN113342110A (en) Error amplifier circuit with dynamic zero compensation
CN202995525U (en) Low dropout regulator and circuit comprising multiple amplification stages and nested miller compensator
CN205103699U (en) Electric circuit
CN105720935A (en) Transconductance amplifier of substrate input structure

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
C17 Cessation of patent right
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20120111

Termination date: 20140511