CN1152780A - 改进的动态随机存取存储器设备的方法与装置 - Google Patents
改进的动态随机存取存储器设备的方法与装置 Download PDFInfo
- Publication number
- CN1152780A CN1152780A CN95117951A CN95117951A CN1152780A CN 1152780 A CN1152780 A CN 1152780A CN 95117951 A CN95117951 A CN 95117951A CN 95117951 A CN95117951 A CN 95117951A CN 1152780 A CN1152780 A CN 1152780A
- Authority
- CN
- China
- Prior art keywords
- pin
- dram
- data
- row
- addressing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000034 method Methods 0.000 title claims abstract description 30
- 230000001360 synchronised effect Effects 0.000 claims abstract description 21
- 238000012163 sequencing technique Methods 0.000 claims description 7
- 230000007246 mechanism Effects 0.000 description 15
- 230000015654 memory Effects 0.000 description 13
- 238000013461 design Methods 0.000 description 9
- 238000005516 engineering process Methods 0.000 description 8
- 230000008901 benefit Effects 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 230000006872 improvement Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 235000017060 Arachis glabrata Nutrition 0.000 description 1
- 241001553178 Arachis glabrata Species 0.000 description 1
- 235000010777 Arachis hypogaea Nutrition 0.000 description 1
- 235000018262 Arachis monticola Nutrition 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical group [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 230000000875 corresponding effect Effects 0.000 description 1
- 230000009849 deactivation Effects 0.000 description 1
- 230000004069 differentiation Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 235000020232 peanut Nutrition 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000006798 recombination Effects 0.000 description 1
- 238000005215 recombination Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000004575 stone Substances 0.000 description 1
- 230000000576 supplementary effect Effects 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/066—Means for reducing external access-lines for a semiconductor memory clip, e.g. by multiplexing at least address and data signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4093—Input/output [I/O] data interface arrangements, e.g. data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Databases & Information Systems (AREA)
- Dram (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/320,058 US5590078A (en) | 1994-10-07 | 1994-10-07 | Method of and apparatus for improved dynamic random access memory (DRAM) providing increased data bandwidth and addressing range for current DRAM devices and/or equivalent bandwidth and addressing range for smaller DRAM devices |
| US320,058/94 | 1994-10-07 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CN1152780A true CN1152780A (zh) | 1997-06-25 |
Family
ID=23244694
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN95117951A Pending CN1152780A (zh) | 1994-10-07 | 1995-10-09 | 改进的动态随机存取存储器设备的方法与装置 |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US5590078A (enExample) |
| EP (1) | EP0706186A3 (enExample) |
| JP (1) | JPH08315565A (enExample) |
| KR (1) | KR960015576A (enExample) |
| CN (1) | CN1152780A (enExample) |
| CA (1) | CA2159953A1 (enExample) |
| MX (1) | MX9504236A (enExample) |
| TW (1) | TW288202B (enExample) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100343823C (zh) * | 2003-10-27 | 2007-10-17 | 华为技术有限公司 | 地址复用逻辑兼容多种sdram的方法 |
| CN100343824C (zh) * | 2003-11-07 | 2007-10-17 | 华为技术有限公司 | 一种实现sdram兼容设计的方法 |
| CN100343822C (zh) * | 2003-10-27 | 2007-10-17 | 华为技术有限公司 | 地址复用逻辑实现与sdram兼容的方法 |
| CN105788027A (zh) * | 2016-03-17 | 2016-07-20 | 中车株洲电力机车有限公司 | 一种事件记录装置及其记录方法 |
| CN111045965A (zh) * | 2019-10-25 | 2020-04-21 | 南京大学 | 一种多通道无冲突拆分的硬件实现方法及运行该方法的计算机设备与可读存储介质 |
Families Citing this family (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6525971B2 (en) | 1995-06-30 | 2003-02-25 | Micron Technology, Inc. | Distributed write data drivers for burst access memories |
| US6804760B2 (en) * | 1994-12-23 | 2004-10-12 | Micron Technology, Inc. | Method for determining a type of memory present in a system |
| US5526320A (en) | 1994-12-23 | 1996-06-11 | Micron Technology Inc. | Burst EDO memory device |
| US6035369A (en) | 1995-10-19 | 2000-03-07 | Rambus Inc. | Method and apparatus for providing a memory with write enable information |
| US6199142B1 (en) * | 1996-07-01 | 2001-03-06 | Sun Microsystems, Inc. | Processor/memory device with integrated CPU, main memory, and full width cache and associated method |
| US6031767A (en) * | 1996-09-18 | 2000-02-29 | International Business Machines Corporation | Integrated circuit I/O interface that uses excess data I/O pin bandwidth to input control signals or output status information |
| US6016537A (en) * | 1997-03-07 | 2000-01-18 | Advanced Micro Devices, Inc. | Method and apparatus for address multiplexing to support variable DRAM sizes |
| US6327640B1 (en) | 1997-03-07 | 2001-12-04 | Advanced Micro Devices, Inc. | Overlapping peripheral chip select space with DRAM on a microcontroller with an integrated DRAM controller |
| US6260101B1 (en) | 1997-03-07 | 2001-07-10 | Advanced Micro Devices, Inc. | Microcontroller having dedicated hardware for memory address space expansion supporting both static and dynamic memory devices |
| US7566478B2 (en) | 2001-07-25 | 2009-07-28 | Nantero, Inc. | Methods of making carbon nanotube films, layers, fabrics, ribbons, elements and articles |
| US6919592B2 (en) | 2001-07-25 | 2005-07-19 | Nantero, Inc. | Electromechanical memory array using nanotube ribbons and method for making same |
| US7259410B2 (en) | 2001-07-25 | 2007-08-21 | Nantero, Inc. | Devices having horizontally-disposed nanofabric articles and methods of making the same |
| US6706402B2 (en) | 2001-07-25 | 2004-03-16 | Nantero, Inc. | Nanotube films and articles |
| US6911682B2 (en) | 2001-12-28 | 2005-06-28 | Nantero, Inc. | Electromechanical three-trace junction devices |
| US6835591B2 (en) | 2001-07-25 | 2004-12-28 | Nantero, Inc. | Methods of nanotube films and articles |
| US6574130B2 (en) | 2001-07-25 | 2003-06-03 | Nantero, Inc. | Hybrid circuit having nanotube electromechanical memory |
| US6924538B2 (en) | 2001-07-25 | 2005-08-02 | Nantero, Inc. | Devices having vertically-disposed nanofabric articles and methods of making the same |
| US6643165B2 (en) | 2001-07-25 | 2003-11-04 | Nantero, Inc. | Electromechanical memory having cell selection circuitry constructed with nanotube technology |
| US6784028B2 (en) | 2001-12-28 | 2004-08-31 | Nantero, Inc. | Methods of making electromechanical three-trace junction devices |
| US7176505B2 (en) | 2001-12-28 | 2007-02-13 | Nantero, Inc. | Electromechanical three-trace junction devices |
| KR100878231B1 (ko) * | 2002-02-08 | 2009-01-13 | 삼성전자주식회사 | 액정 표시 장치 및 그 구동 방법과 프레임 메모리 |
| US7335395B2 (en) | 2002-04-23 | 2008-02-26 | Nantero, Inc. | Methods of using pre-formed nanotubes to make carbon nanotube films, layers, fabrics, ribbons, elements and articles |
| US7466160B2 (en) * | 2002-11-27 | 2008-12-16 | Inapac Technology, Inc. | Shared memory bus architecture for system with processor and memory units |
| US7560136B2 (en) | 2003-01-13 | 2009-07-14 | Nantero, Inc. | Methods of using thin metal layers to make carbon nanotube films, layers, fabrics, ribbons, elements and articles |
| US7965530B2 (en) * | 2005-05-21 | 2011-06-21 | Samsung Electronics Co., Ltd. | Memory modules and memory systems having the same |
| KR101048380B1 (ko) * | 2005-05-21 | 2011-07-12 | 삼성전자주식회사 | 메모리 모듈 장치 |
| KR100719149B1 (ko) * | 2005-09-28 | 2007-05-18 | 주식회사 하이닉스반도체 | 신호 정렬 회로 및 이를 구비한 반도체 메모리 소자 |
| US7804723B2 (en) | 2005-09-28 | 2010-09-28 | Hynix Semiconductor Inc. | Semiconductor memory device with signal aligning circuit |
| WO2007130640A2 (en) * | 2006-05-04 | 2007-11-15 | Inapac Technology, Inc. | Memory device including multiplexed inputs |
| US7466603B2 (en) * | 2006-10-03 | 2008-12-16 | Inapac Technology, Inc. | Memory accessing circuit system |
| US8462561B2 (en) * | 2011-08-03 | 2013-06-11 | Hamilton Sundstrand Corporation | System and method for interfacing burst mode devices and page mode devices |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4449207A (en) * | 1982-04-29 | 1984-05-15 | Intel Corporation | Byte-wide dynamic RAM with multiplexed internal buses |
| US5150328A (en) * | 1988-10-25 | 1992-09-22 | Internation Business Machines Corporation | Memory organization with arrays having an alternate data port facility |
| US5440749A (en) * | 1989-08-03 | 1995-08-08 | Nanotronics Corporation | High performance, low cost microprocessor architecture |
| US5430676A (en) * | 1993-06-02 | 1995-07-04 | Rambus, Inc. | Dynamic random access memory system |
-
1994
- 1994-10-07 US US08/320,058 patent/US5590078A/en not_active Expired - Lifetime
-
1995
- 1995-10-05 CA CA002159953A patent/CA2159953A1/en not_active Abandoned
- 1995-10-06 JP JP7260304A patent/JPH08315565A/ja active Pending
- 1995-10-06 KR KR1019950034257A patent/KR960015576A/ko not_active Ceased
- 1995-10-06 MX MX9504236A patent/MX9504236A/es unknown
- 1995-10-06 EP EP95307110A patent/EP0706186A3/en not_active Withdrawn
- 1995-10-09 CN CN95117951A patent/CN1152780A/zh active Pending
- 1995-11-10 TW TW084111950A patent/TW288202B/zh active
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100343823C (zh) * | 2003-10-27 | 2007-10-17 | 华为技术有限公司 | 地址复用逻辑兼容多种sdram的方法 |
| CN100343822C (zh) * | 2003-10-27 | 2007-10-17 | 华为技术有限公司 | 地址复用逻辑实现与sdram兼容的方法 |
| CN100343824C (zh) * | 2003-11-07 | 2007-10-17 | 华为技术有限公司 | 一种实现sdram兼容设计的方法 |
| CN105788027A (zh) * | 2016-03-17 | 2016-07-20 | 中车株洲电力机车有限公司 | 一种事件记录装置及其记录方法 |
| CN105788027B (zh) * | 2016-03-17 | 2019-12-17 | 中车株洲电力机车有限公司 | 一种事件记录装置及其记录方法 |
| CN111045965A (zh) * | 2019-10-25 | 2020-04-21 | 南京大学 | 一种多通道无冲突拆分的硬件实现方法及运行该方法的计算机设备与可读存储介质 |
| CN111045965B (zh) * | 2019-10-25 | 2021-06-04 | 南京大学 | 一种多通道无冲突拆分的硬件实现方法及运行该方法的计算机设备与可读存储介质 |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0706186A3 (en) | 1997-08-20 |
| KR960015576A (ko) | 1996-05-22 |
| CA2159953A1 (en) | 1996-04-08 |
| TW288202B (enExample) | 1996-10-11 |
| MX9504236A (es) | 1997-04-30 |
| EP0706186A2 (en) | 1996-04-10 |
| US5590078A (en) | 1996-12-31 |
| JPH08315565A (ja) | 1996-11-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1152780A (zh) | 改进的动态随机存取存储器设备的方法与装置 | |
| CN1172247C (zh) | 存储器控制器及其控制方法 | |
| CN1024858C (zh) | 用于数据和奇偶检验位的存储器模块 | |
| Prince | High performance memories: new architecture DRAMs and SRAMs-evolution and function | |
| US5577236A (en) | Memory controller for reading data from synchronous RAM | |
| US5818788A (en) | Circuit technique for logic integrated DRAM with SIMD architecture and a method for controlling low-power, high-speed and highly reliable operation | |
| US6671210B2 (en) | Three-transistor pipelined dynamic random access memory | |
| US6118721A (en) | Random access memory with divided memory banks and data read/write architecture therefor | |
| CN1637935A (zh) | 具有外部数据加载信号的存储器件及其串并数据预取方法 | |
| CN1142635A (zh) | 带有数据和状态存贮器的高存贮容量dimm | |
| JP2772150B2 (ja) | 磁気ディスク・メモリ装置のためのバッファ・メモリ装置の制御法 | |
| CN1263039C (zh) | 用于提高总线效率的半导体存储器设备及其方法 | |
| US6219746B1 (en) | Data processing system having a synchronous memory with an output circuit which selectively outputs groups of M data bits | |
| CN1758438A (zh) | 半导体存储装置及其封装以及使用该装置的存储卡 | |
| CN1092385C (zh) | 用于成组存取的半导体存储装置 | |
| US8745288B2 (en) | Data transfer circuit and memory device having the same | |
| CN108874684B (zh) | 拆分cache缓存的nvdimm接口数据读写装置 | |
| US20040136258A1 (en) | Semiconductor memory device and mount-type semiconductor device | |
| US20050094631A1 (en) | Memory using packet controller and memory | |
| JPS6350998A (ja) | 半導体記憶装置 | |
| Lee et al. | A 1.6-Gb/s/pin double data rate SDRAM with wave-pipelined CAS latency control | |
| CN1825474A (zh) | 具有快速列存取的随机存取存储器 | |
| US20010056519A1 (en) | Memory array architecture supporting block write operation | |
| CN1136489C (zh) | 存储器转换装置及其接口卡、主机板与存储器模块接口 | |
| JPH0337747A (ja) | 記憶装置制御装置、ディスクキャッシュ方式およびディスクキャッシュシステム |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C02 | Deemed withdrawal of patent application after publication (patent law 2001) | ||
| WD01 | Invention patent application deemed withdrawn after publication |