CN109326576A - 互连结构 - Google Patents
互连结构 Download PDFInfo
- Publication number
- CN109326576A CN109326576A CN201711257865.6A CN201711257865A CN109326576A CN 109326576 A CN109326576 A CN 109326576A CN 201711257865 A CN201711257865 A CN 201711257865A CN 109326576 A CN109326576 A CN 109326576A
- Authority
- CN
- China
- Prior art keywords
- interconnection
- structure according
- package arrangements
- different
- different package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5256—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising fuses, i.e. connections having their state changed from conductive to non-conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
- H01L21/76892—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances modifying the pattern
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/664484 | 2017-07-31 | ||
US15/664,484 US10381304B2 (en) | 2017-07-31 | 2017-07-31 | Interconnect structure |
Publications (2)
Publication Number | Publication Date |
---|---|
CN109326576A true CN109326576A (zh) | 2019-02-12 |
CN109326576B CN109326576B (zh) | 2022-09-09 |
Family
ID=65038914
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201711257865.6A Active CN109326576B (zh) | 2017-07-31 | 2017-12-04 | 互连结构 |
Country Status (3)
Country | Link |
---|---|
US (1) | US10381304B2 (zh) |
CN (1) | CN109326576B (zh) |
TW (1) | TWI645525B (zh) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101740543A (zh) * | 2008-11-13 | 2010-06-16 | 台湾积体电路制造股份有限公司 | 用于集成电路器件的熔丝结构 |
US20110110064A1 (en) * | 2009-11-12 | 2011-05-12 | International Business Machines Corporation | Integrating Circuit Die Stacks Having Initially Identical Dies Personalized With Fuses |
CN102272916A (zh) * | 2009-01-22 | 2011-12-07 | 国际商业机器公司 | 具有熔丝型硅通孔的3d芯片叠层 |
US9006794B1 (en) * | 2014-01-24 | 2015-04-14 | Altera Corporation | Low-voltage programmable electrical fuses |
US20160225679A1 (en) * | 2015-02-02 | 2016-08-04 | Globalfoundries Inc. | Dft structure for tsvs in 3d ics while maintaining functional purpose |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8547720B2 (en) | 2010-06-08 | 2013-10-01 | Sandisk 3D Llc | Non-volatile memory having 3D array of read/write elements with efficient decoding of vertical bit lines and word lines |
TWI440167B (zh) | 2011-11-01 | 2014-06-01 | Macronix Int Co Ltd | 記憶體裝置及其製造方法 |
ES2682354T3 (es) * | 2013-03-07 | 2018-09-20 | Innovacos Corp. | Ceras que tienen propiedades autoemulsionantes de aceite en agua y formadoras de gel de agua, composiciones, usos y métodos relacionados con las mismas |
US8907480B2 (en) * | 2013-03-14 | 2014-12-09 | Intel Mobile Communications GmbH | Chip arrangements |
US10008287B2 (en) * | 2016-07-22 | 2018-06-26 | Micron Technology, Inc. | Shared error detection and correction memory |
-
2017
- 2017-07-31 US US15/664,484 patent/US10381304B2/en active Active
- 2017-10-27 TW TW106137196A patent/TWI645525B/zh active
- 2017-12-04 CN CN201711257865.6A patent/CN109326576B/zh active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101740543A (zh) * | 2008-11-13 | 2010-06-16 | 台湾积体电路制造股份有限公司 | 用于集成电路器件的熔丝结构 |
CN102272916A (zh) * | 2009-01-22 | 2011-12-07 | 国际商业机器公司 | 具有熔丝型硅通孔的3d芯片叠层 |
US20110110064A1 (en) * | 2009-11-12 | 2011-05-12 | International Business Machines Corporation | Integrating Circuit Die Stacks Having Initially Identical Dies Personalized With Fuses |
US9006794B1 (en) * | 2014-01-24 | 2015-04-14 | Altera Corporation | Low-voltage programmable electrical fuses |
US20160225679A1 (en) * | 2015-02-02 | 2016-08-04 | Globalfoundries Inc. | Dft structure for tsvs in 3d ics while maintaining functional purpose |
Also Published As
Publication number | Publication date |
---|---|
TWI645525B (zh) | 2018-12-21 |
US10381304B2 (en) | 2019-08-13 |
US20190035731A1 (en) | 2019-01-31 |
CN109326576B (zh) | 2022-09-09 |
TW201911504A (zh) | 2019-03-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN103219325B (zh) | 多维集成电路结构及其形成方法 | |
CN105280611B (zh) | 3dic互连器件及其形成方法 | |
US8970047B2 (en) | Method for creating a 3D stacked multichip module | |
US8344478B2 (en) | Inductors having inductor axis parallel to substrate surface | |
US8945998B2 (en) | Programmable semiconductor interposer for electronic package and method of forming | |
CN104752378B (zh) | 半导体器件及其制造方法 | |
CN105304617B (zh) | 半导体器件及其制造方法 | |
US7727887B2 (en) | Method for improved power distribution in a three dimensional vertical integrated circuit | |
CN103208482B (zh) | 通孔组件模块及其形成方法 | |
KR20040030542A (ko) | 반도체 또는 유전체 웨이퍼 상에 제조된 패키지 상의 시스템 | |
US20220199517A1 (en) | Die stitching and harvesting of arrayed structures | |
CN107316840A (zh) | 混合接合半导体晶片的3dic结构与方法 | |
JP2013251511A (ja) | 3d積層マルチチップモジュールの製造方法 | |
TWI713125B (zh) | 系統晶片、製造具有複數個元件之系統晶片的方法以及將系統晶片的複數個元件進行分區的方法 | |
US7701064B2 (en) | Apparatus for improved power distribution in a three dimensional vertical integrated circuit | |
CN111128974A (zh) | 晶圆堆叠方法与晶圆堆叠结构 | |
TWI641880B (zh) | 在相同晶片上之電性與光學通孔連接 | |
CN103456716B (zh) | 三维多芯片叠层模块及其制造方法 | |
EP2672511A1 (en) | Method for creating a 3D stacked multichip module | |
CN109326576A (zh) | 互连结构 | |
CN105967140B (zh) | 利用多晶锗硅通孔形成mems晶圆电连接的方法 | |
CN109524348A (zh) | 基本规则区域中的完全对准的过孔 | |
KR101627034B1 (ko) | Ic 패키징을 위한 실리콘 스페이스 트랜스포머 | |
US11876078B2 (en) | Through-silicon via interconnection structure and methods for fabricating same | |
KR20140038195A (ko) | Tsv구조 형성 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20220927 Address after: Grand Cayman, Cayman Islands Patentee after: Kaiwei International Address before: Bermuda Hamilton Patentee before: MARVELL INTERNATIONAL Ltd. Effective date of registration: 20220927 Address after: Singapore, Singapore Patentee after: Marvell Asia Pte. Ltd. Address before: Grand Cayman, Cayman Islands Patentee before: Kaiwei International Effective date of registration: 20220927 Address after: Bermuda Hamilton Patentee after: MARVELL INTERNATIONAL Ltd. Address before: Grand Cayman, Cayman Islands Patentee before: GLOBALFOUNDRIES INC. |