CN108630607B - 半导体集成电路装置 - Google Patents

半导体集成电路装置 Download PDF

Info

Publication number
CN108630607B
CN108630607B CN201810440111.2A CN201810440111A CN108630607B CN 108630607 B CN108630607 B CN 108630607B CN 201810440111 A CN201810440111 A CN 201810440111A CN 108630607 B CN108630607 B CN 108630607B
Authority
CN
China
Prior art keywords
fin
transistor
dummy
gate wiring
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201810440111.2A
Other languages
English (en)
Other versions
CN108630607A (zh
Inventor
新保宏幸
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Socionext Inc
Original Assignee
Socionext Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Socionext Inc filed Critical Socionext Inc
Publication of CN108630607A publication Critical patent/CN108630607A/zh
Application granted granted Critical
Publication of CN108630607B publication Critical patent/CN108630607B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/0886Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/84Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
    • H01L21/845Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/118Masterslice integrated circuits
    • H01L27/11803Masterslice integrated circuits using field effect technology
    • H01L27/11807CMOS gate arrays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
    • H01L27/1211Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • General Engineering & Computer Science (AREA)
  • Geometry (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

本发明提供一种半导体集成电路装置。标准单元(1)具有沿第一方向延伸的鳍片(11)。由沿垂直于第一方向的第二方向延伸且被设置在鳍片(11)上的栅极布线(12)、以及鳍片(11)构成有源晶体管(N1)。由鳍片(11)和与栅极布线(12)并列设置的虚拟栅极布线(14)构成虚拟晶体管(D1),所述虚拟晶体管(D1)与有源晶体管(N1)共用源极的节点和漏极的节点中的一节点。

Description

半导体集成电路装置
本申请是申请日为2014年04月21日、申请号为201480046450.2、发明名称为“半导体集成电路装置”的发明专利申请的分案申请。
技术领域
本申请涉及一种半导体集成电路装置,该半导体集成电路装置包括使用鳍片(fin)结构的晶体管的标准单元。
背景技术
作为在半导体基板上形成半导体集成电路的方法,标准单元法已为人所知。标准单元法是指,预先准备好具有特定逻辑功能的基本单位(例如,反相器、锁存器、触发器以及全加器等)以作为标准单元,然后将多个标准单元布置在半导体基板上后,将这些标准单元之间用布线连接起来,由此设计出LSI(Large Scale Integration,大规模集成电路)芯片的方法。
近年来,在半导体器件领域,提出了利用鳍片结构的晶体管(以下称作“鳍式晶体管”)的方案。图12是示出鳍式晶体管的简要结构的示意图。不同于现有二维结构的MOS(Metal-Oxide Semiconductor,金属氧化物半导体)晶体管,鳍式晶体管的源极和漏极具有被称为鳍片的隆起的立体结构。并且鳍式晶体管的栅极以围住该鳍片的方式布置。借助这样的鳍片结构,沟道区域就会由鳍片的三个面形成,因此,与现有结构相比,对沟道的控制性得到了大幅改善。由此,能够实现减少漏功率、提高通态电流、以及降低工作电压等效果,从而能够提高半导体集成电路的性能。
作为对鳍片结构制作方面的改进,专利文献1中示出了下述方法,即,使鳍片的形成方向与硅基板的结晶方向相一致后,选择性地进行蚀刻的方法。
专利文献1:日本公开专利公报特开2008-219002号
发明内容
-发明所要解决的技术问题-
就鳍片结构而言,鳍片未必会在其整个长度方向上均一地形成。即,鳍片的宽度未必在其整个长度方向上都相等,会产生一定程度的偏差。特别是,鳍片的宽度有越靠近鳍片的终端部越变窄的倾向。由此,如果将晶体管形成在鳍片的终端部附近,就很有可能无法获得所期望的性能。
另外,将布线、接触部(contact)连接到鳍片的终端部上时,就有可能因鳍片的终端部出现形成不良及/或布线、接触部的掩膜位置错位,而导致鳍片与布线、接触部的电气接触劣化,使得电阻特性产生偏差。该偏差有可能导致半导体芯片的成品率降低。
本申请的目的在于:在包括使用鳍式晶体管的标准单元的半导体集成电路装置中,能够抑制鳍片终端部的宽度变窄所造成的影响,从而能够抑制性能偏差。
-用以解决技术问题的技术方案-
本申请的一个方案为:半导体集成电路装置包括具有沿第一方向延伸的鳍片的标准单元,所述标准单元包括:有源晶体管(active transistor),其由所述鳍片和栅极布线构成,所述栅极布线沿垂直于所述第一方向的第二方向延伸且被设置在所述鳍片上;以及虚拟晶体管(dummy transistor),其由所述鳍片和虚拟栅极布线构成,所述虚拟栅极布线与所述栅极布线并列设置在所述鳍片上,所述虚拟晶体管与所述有源晶体管共用源极的节点和漏极的节点中的一节点。
根据该方案,因为有虚拟晶体管存在,所以有源晶体管的源极的节点和漏极的节点中的一节点就会位于离开鳍片终端部附近的位置。即,鳍片宽度很可能变窄的鳍片终端部偏离开有源晶体管的节点所在的位置。由此,能够避免鳍片终端部的宽度变窄对有源晶体管所造成的影响,从而能够抑制有源晶体管的性能偏差。
-发明的效果-
根据本申请,在包括使用鳍式晶体管的标准单元的半导体集成电路装置中,能够抑制鳍片终端部的宽度变窄所造成的影响。因此,能够抑制半导体集成电路装置的性能偏差。
附图说明
图1是示出第一实施方式所涉及的半导体集成电路装置具备的标准单元的布局结构示例的俯视图。
图2是图1中的标准单元的电路图。
图3是示出图1中的布局结构的比较例的俯视图。
图4是示出第二实施方式所涉及的半导体集成电路装置具备的标准单元的布局结构示例的俯视图。
图5是示出图4中的布局结构的比较例的俯视图。
图6是示出在第二实施方式中的标准单元的其它布局结构示例的俯视图。
图7是示出在第二实施方式中的标准单元的其它布局结构示例的俯视图。
图8是示出在实施方式中的标准单元的其它布局结构示例的俯视图。
图9是图8中的标准单元的电路图。
图10是示出在实施方式中的标准单元的其它布局结构示例的俯视图。
图11是图10中的标准单元的电路图。
图12是示出鳍片结构的晶体管的简要结构的示意图。
-符号说明-
1、2、2A、2B 标准单元
8a 接地布线(电源布线)
11 鳍片
12、13 栅极布线
14、15 虚拟栅极布线
16、22 鳍片
21 鳍片(第二鳍片)
31、32、37、38 鳍片
33、34、35、36、39、40 虚拟栅极布线
41、42 鳍片
43、44、45、46 虚拟栅极布线
51、52 鳍片
53、54、55、56 虚拟栅极布线
N1、N2、N1a、N2a 有源晶体管
D1、D2、D1a、D2a 虚拟晶体管
具体实施方式
下面,参照附图对实施方式进行说明。在以下实施方式中,假设半导体集成电路装置包括多个标准单元,并且其中至少一部分标准单元使用鳍式晶体管。
此外,在本说明书中,将有助于标准单元的逻辑功能的晶体管称为“有源晶体管”,将有源晶体管以外的晶体管即对标准单元的逻辑功能没有助益的晶体管称为“虚拟晶体管”。
(第一实施方式)
图1是示出第一实施方式所涉及的半导体集成电路装置具备的标准单元的布局结构示例的俯视图。图2是图1中的标准单元的电路图。如图2所示,图1中的标准单元1是形成双输入NOR(或非)电路的单元。在图1和其它俯视图中,由鳍片和在该鳍片上形成的栅极来构成鳍式晶体管。局部布线在当俯视时与鳍片或者栅极重叠的部分形成为与鳍片或者栅极中的上侧部分抵接,从而电连接。金属布线位于局部布线的上层,并经由接触部而与局部布线连接。需要说明的是,在图1中,为了便于看图,对鳍片标注了斜线。然而,对于位于栅极下侧的部分则未标注斜线。此外,对局部布线和金属布线也标注了种类不同的斜线,将金属布线与局部布线经由接触部连接的部分涂成了黑色。在其它俯视图中亦同。
如图1所示,标准单元1具有沿图1中的横向(第一方向)延伸的鳍片11、16。鳍片11用于在N型区域构成N型晶体管,鳍片16则用于在P型区域构成P型晶体管。即,由鳍片11和沿图1中的纵向(垂直于第一方向的第二方向)延伸且被设置在鳍片11上的栅极布线12、13分别构成有源晶体管即N型晶体管N1、N2。N型晶体管N1、N2共用漏极。另外,由鳍片16和沿图1中的纵向延伸且被设置在鳍片16上的栅极布线17、12、13、18分别构成有源晶体管即P型晶体管P1、P2、P3、P4。
在标准单元1的下端设置有沿图1中的横向延伸且供给接地电位的接地布线8a;在标准单元1的上端设置有沿图1中的横向延伸且供给电源电位的电源布线8b。在标准单元1的左右端分别设置有沿图1中的纵向延伸的虚拟栅极布线9a、9b。
进而,在鳍片11上构成有虚拟晶体管D1、D2。即,由鳍片11和与栅极布线12并列设置在鳍片11上的虚拟栅极布线14构成虚拟晶体管D1。N型晶体管N1与虚拟晶体管D1共用源极,作为电源电位之一例的接地电位被供给该源极。由鳍片11和与栅极布线13并列设置在鳍片11上的虚拟栅极布线15构成虚拟晶体管D2。N型晶体管N2与虚拟晶体管D2共用被供给接地电位的源极。虚拟晶体管D1、D2的源极、漏极以及栅极都连接到作为电源布线之一例的接地布线8a上。
N型晶体管N1与虚拟晶体管D1共用源极,并与作为第三晶体管的N型晶体管N2共用漏极。N型晶体管N2与虚拟晶体管D2共用源极,并与作为第三晶体管的N型晶体管N1共用漏极。即,在图1中的布局结构下,在N型区域,所有的有源晶体管N1、N2与其它晶体管共用源极和漏极两者的节点。
根据图1中的布局结构,在鳍片11的终端部附近构成有虚拟晶体管D1、D2,有源晶体管即N型晶体管N1、N2被布置在离开鳍片11终端部附近的位置。即,鳍片宽度很可能变窄的鳍片11的终端部偏离开有源晶体管N1、N2所在的位置。由此,能够避免鳍片11终端部的宽度变窄对有源晶体管N1、N2所造成的影响,从而能够抑制有源晶体管N1、N2的性能偏差,实现与局部布线良好的电气接触,提高半导体芯片的成品率。
图3是示出图1中的布局结构的比较例的俯视图。在图3的布局结构中,布置有比鳍片11短的鳍片11A,在鳍片11A的终端部(用一点划线示出)附近布置有N型晶体管N1、N2。没有形成虚拟晶体管。
如果只考虑实现图2中的NOR电路的逻辑功能的话,就不需要虚拟晶体管D1、D2。因此,如果只考虑实现图2中的NOR电路的逻辑功能,而不考虑鳍片终端部的宽度变窄所造成的影响来进行布局设计的话,就可以想到像图3那样的、不具备虚拟晶体管D1、D2的布局结构。
然而,在图3的布局结构中,由于N型晶体管N1、N2布置在鳍片11A的终端部,因而会受到由于鳍片11A终端部的宽度变窄所造成的影响,有可能无法获得所期望的性能。因此,如果采用图3中的布局结构的话,半导体芯片的性能产生偏差或者成品率降低的可能性就会很高。特别是,就构成传输时钟信号的时钟树的单元而言,因为需要抑制性能偏差,所以采用图1中的布局结构代替图3中的布局结构更为有效。当然,抑制偏差的效果不仅对于构成时钟树的单元有效,对其它单元也有效。
需要说明的是,在本实施方式中,假设作为有源晶体管的N型晶体管与虚拟晶体管共用源极,但并不限于此。例如,有源晶体管也可以与虚拟晶体管共用漏极。或者,也可以是这样的:作为有源晶体管的P型晶体管与虚拟晶体管共用源极或漏极。另外,也可以是这样的:与虚拟晶体管共用的源极的节点和漏极的节点中的另一节点被其它虚拟晶体管共用。或者,也可以是这样的:与虚拟晶体管共用的源极的节点和漏极的节点中的另一节点不被其它晶体管共用。
(第二实施方式)
图4是示出第二实施方式所涉及的半导体集成电路装置具备的标准单元的布局结构示例的俯视图。图4中的标准单元2是形成如图2中所示的双输入NOR电路的单元,图2中的各个晶体管分别由两个鳍片构成。
如图4所示,标准单元2具备沿图4中的横向(第一方向)延伸的鳍片11、16、21、22。鳍片11、21用于在N型区域形成N型晶体管,鳍片16、22则用于在P型区域形成P型晶体管。即,由鳍片11和沿图4中的纵向(垂直于第一方向的第二方向)延伸且被设置在鳍片11上的栅极布线12、13分别构成有源晶体管即N型晶体管N1、N2。由作为第二鳍片的鳍片21、和在鳍片21上延伸的栅极布线12、13分别构成作为第二有源晶体管的N型晶体管N1a、N2a。
由鳍片16和沿图4中的纵向延伸且被设置在鳍片16上的栅极布线17、12、13、18分别构成有源晶体管即P型晶体管P1、P2、P3、P4。由鳍片22和在鳍片22上延伸的栅极布线17、12、13、18分别构成P型晶体管P1a、P2a、P3a、P4a。
在标准单元2的下端设置有沿图4中的横向延伸且供给接地电位的接地布线8a,在标准单元2的上端设置有沿图4中的横向延伸且供给电源电位的电源布线8b。在标准单元2的左右端分别设置有沿图4中的纵向延伸的虚拟栅极布线9a、9b。
进而,在鳍片11上构成有虚拟晶体管D1、D2,在鳍片21上则构成有虚拟晶体管D1a、D2a。即,由鳍片11和与栅极布线12并列设置在鳍片11上的虚拟栅极布线14构成虚拟晶体管D1。此外,由鳍片11和与栅极布线13并列设置在鳍片11上的虚拟栅极布线15构成虚拟晶体管D2。N型晶体管N1与虚拟晶体管D1共用被供给接地电位的源极,N型晶体管N2与虚拟晶体管D2共用被供给接地电位的源极。而且,由鳍片21和在鳍片21上延伸的虚拟栅极布线14构成虚拟晶体管D1a。此外,由鳍片21和在鳍片21上延伸的虚拟栅极布线15构成虚拟晶体管D2a。N型晶体管N1a与虚拟晶体管D1a共用被供给接地电位的源极,N型晶体管N2a与虚拟晶体管D2a共用被供给接地电位的源极。虚拟晶体管D1、D2、D1a、D2a的源极、漏极以及栅极都连接到接地布线8a上。
N型晶体管N1与虚拟晶体管D1共用源极,并与N型晶体管N2共用漏极。N型晶体管N2与虚拟晶体管D2共用源极,并与N型晶体管N1共用漏极。N型晶体管N1a与虚拟晶体管D1a共用源极,并与N型晶体管N2a共用漏极。N型晶体管N2a与虚拟晶体管D2a共用源极,并与N型晶体管N1a共用漏极。即,在图4中的布局结构下,在N型区域,所有的有源晶体管N1、N2、N1a、N2a与其它晶体管共用源极和漏极两者的节点。
根据图4中的布局结构,在鳍片11的终端部附近布置有虚拟晶体管D1、D2,N型晶体管N1、N2被布置在离开鳍片11终端部附近的位置。即,鳍片宽度很可能变窄的鳍片11终端部偏离开有源晶体管N1、N2所在的位置。再有,在鳍片21的终端部附近布置有虚拟晶体管D1a、D2a,N型晶体管N1a、N2a被布置在离开鳍片21终端部附近的位置。即,鳍片宽度很可能变窄的鳍片21终端部偏离开有源晶体管N1a、N2a所在的位置。由此,能够避免鳍片11终端部的宽度变窄对有源晶体管N1、N2所造成的影响、以及鳍片21终端部的宽度变窄对有源晶体管N1a、N2a所造成的影响,从而能够抑制有源晶体管N1、N2、N1a、N2a的性能偏差,实现与局部布线良好的电气接触,提高半导体芯片的成品率。
图5是示出图4中的布局结构的比较例的俯视图。在图5的布局结构中,为了形成N型晶体管只设置有一个鳍片11B,在该鳍片11B终端部(用一点划线示出)的附近布置有N型晶体管N1a、N2a。没有形成虚拟晶体管。
若当各个晶体管由两个鳍片构成时在不考虑鳍片终端部的宽度变窄所造成的影响的情况下对图2中所示的NOR电路(但不包括虚拟晶体管D1、D2)进行布局设计的话,就可以想到像图5那样的布局结构。
在图5的布局结构中,由于N型晶体管N1a、N2a布置在鳍片11B的终端部附近,因而会受到由于鳍片11B终端部的宽度变窄所造成的影响,有可能无法获得所期望的性能。因此,如果采用图5中的布局结构,半导体芯片的性能产生偏差或者成品率降低的可能性就会很高。特别是,就构成传输时钟信号的时钟树的单元而言,因为需要抑制性能偏差,所以采用图4中的布局结构代替图5中的布局结构是较为有效的。当然,抑制偏差的这一效果不仅对于构成时钟树的单元有效,对其它单元也有效。
图6是示出在本实施方式中的标准单元的其它布局结构示例的俯视图。图6中的标准单元2A是形成与图4相同的电路结构的单元,但N型晶体管N1、N2、N1a、N2a分别与虚拟晶体管D1、D2、D1a、D2a共用漏极。虚拟晶体管D1、D2、D1a、D2a的源极和栅极连接到接地布线8a上。
与图4中的布局结构同样,在图6中的布局结构下,鳍片宽度很可能变窄的鳍片11、21终端部被布置在偏离开有源晶体管N1、N2、N1a、N2a所在的位置。由此,能够避免鳍片11终端部的宽度变窄对有源晶体管N1、N2所造成的影响、以及鳍片21终端部的宽度变窄对有源晶体管N1a、N1b所造成的影响,从而能够抑制有源晶体管N1、N2、N1a、N1b的性能偏差。
图7是示出在本实施方式中的标准单元的其它布局结构示例的俯视图。图7中的标准单元2B是形成与图4相同的电路结构的单元,但N型晶体管N1、N2、N1a、N2a分别与虚拟晶体管共用漏极和源极两者。P型晶体管P1、P4、P1a、P4a分别与虚拟晶体管共用漏极。
也就是说,在区域DN1,由鳍片31、32和虚拟栅极布线33构成与N型晶体管N1、N1a共用源极的虚拟晶体管。在区域DN2,由鳍片31、32和虚拟栅极布线34构成与N型晶体管N1、N1a共用漏极的虚拟晶体管,由鳍片31、32和虚拟栅极布线35构成与N型晶体管N2、N2a共用漏极的虚拟晶体管。在区域DN3,由鳍片31、32和虚拟栅极布线36构成与N型晶体管N2、N2a共用源极的虚拟晶体管。
另外,在区域DP1,由鳍片37、38和虚拟栅极布线39构成与P型晶体管P1、P1a共用漏极的虚拟晶体管。在区域DP2,由鳍片37、38和虚拟栅极布线40构成与P型晶体管P4、P4a共用漏极的虚拟晶体管。
在图7中的布局结构下也能够实现与图4中的布局结构相同的效果。需要说明的是,在图7的布局结构下,在标准单元2B中的所有的有源晶体管N1、N2、N1a、N2a、P1、P2、P3、P4、P1a、P2a、P3a、P4a与其它晶体管共用源极和漏极两者的节点,因此,上述所有的有源晶体管N1、N2、N1a、N2a、P1、P2、P3、P4、P1a、P2a、P3a、P4a都被布置在离开鳍片31、32、37、38的终端部的位置上,从而能够抑制所有的有源晶体管的性能偏差。
(其它布局结构示例)
图8是示出在实施方式中的标准单元的其它布局结构示例的俯视图,图9是图8中的标准单元的电路图。其中,图9中的各个晶体管在图8中分别由两个鳍片构成。在图8的布局结构下,在鳍片41、42的终端部形成有虚拟晶体管。在图8中位于左侧的区域DN4,由鳍片41、42和虚拟栅极布线43、44构成虚拟晶体管。在图8中位于右侧的区域DN5,由鳍片41、42和虚拟栅极布线45、46构成虚拟晶体管。
图10是示出在实施方式中的标准单元的其它布局结构示例的俯视图,图11是图10中的标准单元的电路图。其中,图11中的各个晶体管在图10中分别由两个鳍片构成。在图10中的布局结构下,在鳍片51、52的终端部形成有虚拟晶体管。在图10中位于左侧的区域DN6,由鳍片51、52和虚拟栅极布线53构成虚拟晶体管。在图10中位于右侧的区域DN7,由鳍片51、52和虚拟栅极布线54、55、56构成虚拟晶体管。
需要说明的是,在上述实施方式中以NOR电路为例进行了说明,但不限于此。本申请同样可以适用于实现例如反相器、NAND(与非)电路以及触发器等所具有的其它逻辑功能的半导体集成电路装置。
此外,在上述实施方式中,就虚拟晶体管而言,例如当该虚拟晶体管是N型晶体管时,采用了对栅极供给接地电位并使栅极电位保持一定不变的结构,但并不限于此。也可以采用对逻辑功能没有贡献作用的其它结构。例如当该虚拟晶体管是N型晶体管时,也可以对栅极供给电源电位,对源极和漏极供给接地电位。
-产业实用性-
根据本申请,在包括使用鳍式晶体管的标准单元的半导体集成电路装置中,能够抑制鳍片终端部的宽度变窄所造成的影响。因此,对抑制半导体集成电路装置的性能偏差很有用。

Claims (18)

1.一种半导体集成电路装置,其特征在于:
所述半导体集成电路装置包括在第一导电型区域中具有沿第一方向延伸的第一鳍片且在第二导电型区域中具有沿所述第一方向延伸的第二鳍片的标准单元,
所述标准单元包括:
第一有源晶体管,其由所述第一鳍片和栅极布线构成,所述栅极布线沿垂直于所述第一方向的第二方向延伸且被设置在所述第一鳍片以及所述第二鳍片上;
第二有源晶体管,其由所述第二鳍片和所述栅极布线构成;
虚拟晶体管,其由所述第一鳍片和虚拟栅极布线构成,所述虚拟栅极布线与所述栅极布线并列地设置在所述第一鳍片上,所述虚拟晶体管与所述第一有源晶体管共用源极和漏极这两节点中的一节点;以及
第三有源晶体管,其由所述第二鳍片和第二栅极布线构成,所述第二栅极布线与所述栅极布线并列且相对于所述栅极布线而在与所述虚拟栅极布线相同的一侧,所述第二栅极布线设置在所述第二鳍片上,所述第三有源晶体管与所述第二有源晶体管共用源极和漏极这两节点中的一节点。
2.根据权利要求1所述的半导体集成电路装置,其特征在于:
所述标准单元包括第四晶体管,该第四晶体管由所述第一鳍片和第三栅极布线构成,所述第三栅极布线以与所述栅极布线并列且位于与所述虚拟栅极布线相反一侧的位置上的方式设置在所述第一鳍片上,所述第四晶体管与所述第一有源晶体管共用源极和漏极这两节点中的另一节点。
3.根据权利要求2所述的半导体集成电路装置,其特征在于:
所述第四晶体管为第四有源晶体管。
4.根据权利要求3所述的半导体集成电路装置,其特征在于:
所述第三栅极布线在所述第二鳍片上延伸,
所述标准单元包括:
第五有源晶体管,由所述第二鳍片和所述第三栅极布线构成。
5.根据权利要求2所述的半导体集成电路装置,其特征在于:
所述第四晶体管是第二虚拟晶体管。
6.根据权利要求1所述的半导体集成电路装置,其特征在于:
所述第一有源晶体管与所述虚拟晶体管共用的节点为被供给电源电位的源极。
7.根据权利要求6所述的半导体集成电路装置,其特征在于:
所述电源电位是接地电位。
8.根据权利要求6所述的半导体集成电路装置,其特征在于:
所述虚拟晶体管的源极、漏极以及栅极都连接到电源布线上。
9.根据权利要求1所述的半导体集成电路装置,其特征在于:
所述第一有源晶体管与所述虚拟晶体管共用的节点是漏极,所述虚拟晶体管的源极和栅极连接到电源布线上。
10.一种半导体集成电路装置,其特征在于:
所述半导体集成电路装置包括在第一导电型区域中具有沿第一方向延伸的第一鳍片以及第二鳍片、在第二导电型区域中具有沿所述第一方向延伸的第三鳍片以及第四鳍片的标准单元,
所述标准单元包括:
第一有源晶体管,其由所述第一鳍片、所述第二鳍片和栅极布线构成,所述栅极布线沿垂直于所述第一方向的第二方向延伸且被设置在所述第一鳍片、所述第二鳍片、所述第三鳍片以及所述第四鳍片上;
第二有源晶体管,其由所述第三鳍片、所述第四鳍片和所述栅极布线构成;
虚拟晶体管,其由所述第一鳍片、所述第二鳍片和虚拟栅极布线构成,所述虚拟栅极布线与所述栅极布线并列地设置在所述第一鳍片以及所述第二鳍片上,所述虚拟晶体管与所述有源晶体管共用源极和漏极这两节点中的一节点;以及
第三有源晶体管,其由所述第三鳍片、所述第四鳍片和第二栅极布线构成,所述第二栅极布线与所述栅极布线并列且相对于所述栅极布线而在与虚拟栅极布线相同的一侧,所述第二栅极布线设置在所述第三鳍片以及所述第四鳍片上,所述第三有源晶体管与所述第二有源晶体管共用源极和漏极这两节点中的一节点。
11.根据权利要求10所述的半导体集成电路装置,其特征在于:
所述标准单元包括第四晶体管,该第四晶体管由所述第一鳍片、所述第二鳍片和第三栅极布线构成,所述第三栅极布线以与所述栅极布线并列且位于与所述虚拟栅极布线相反一侧的位置上的方式设置在所述第一鳍片以及所述第二鳍片上,所述第四晶体管与所述第一有源晶体管共用源极和漏极这两节点中的另一节点。
12.根据权利要求11所述的半导体集成电路装置,其特征在于:
所述第四晶体管为第四有源晶体管。
13.根据权利要求12所述的半导体集成电路装置,其特征在于:
所述第三栅极布线在所述第三鳍片以及所述第四鳍片上延伸,
所述标准单元包括:
第五有源晶体管,由所述第三鳍片、所述第四鳍片和所述第三栅极布线构成。
14.根据权利要求11所述的半导体集成电路装置,其特征在于:
所述第四晶体管为第二虚拟晶体管。
15.根据权利要求10所述的半导体集成电路装置,其特征在于:
所述第一有源晶体管与所述虚拟晶体管共用的节点为被供给电源电位的源极。
16.根据权利要求15所述的半导体集成电路装置,其特征在于:
所述电源电位是接地电位。
17.根据权利要求15所述的半导体集成电路装置,其特征在于:
所述虚拟晶体管的源极、漏极以及栅极都连接到电源布线上。
18.根据权利要求10所述的半导体集成电路装置,其特征在于:
所述第一有源晶体管与所述虚拟晶体管共用的节点是漏极,所述虚拟晶体管的源极和栅极连接到电源布线上。
CN201810440111.2A 2013-08-23 2014-04-21 半导体集成电路装置 Active CN108630607B (zh)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2013-173739 2013-08-23
JP2013173739 2013-08-23
CN201480046450.2A CN105493264B (zh) 2013-08-23 2014-04-21 半导体集成电路装置
PCT/JP2014/002237 WO2015025441A1 (ja) 2013-08-23 2014-04-21 半導体集積回路装置

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CN201480046450.2A Division CN105493264B (zh) 2013-08-23 2014-04-21 半导体集成电路装置

Publications (2)

Publication Number Publication Date
CN108630607A CN108630607A (zh) 2018-10-09
CN108630607B true CN108630607B (zh) 2022-04-26

Family

ID=52483241

Family Applications (2)

Application Number Title Priority Date Filing Date
CN201480046450.2A Active CN105493264B (zh) 2013-08-23 2014-04-21 半导体集成电路装置
CN201810440111.2A Active CN108630607B (zh) 2013-08-23 2014-04-21 半导体集成电路装置

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CN201480046450.2A Active CN105493264B (zh) 2013-08-23 2014-04-21 半导体集成电路装置

Country Status (4)

Country Link
US (6) US9899381B2 (zh)
JP (2) JP6281570B2 (zh)
CN (2) CN105493264B (zh)
WO (1) WO2015025441A1 (zh)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015025441A1 (ja) 2013-08-23 2015-02-26 パナソニック株式会社 半導体集積回路装置
CN108922887B (zh) * 2013-09-04 2022-12-09 株式会社索思未来 半导体装置
JP6396834B2 (ja) 2015-03-23 2018-09-26 ルネサスエレクトロニクス株式会社 半導体装置
US20160284836A1 (en) 2015-03-25 2016-09-29 Qualcomm Incorporated System, apparatus, and method for n/p tuning in a fin-fet
US9577639B1 (en) * 2015-09-24 2017-02-21 Qualcomm Incorporated Source separated cell
US9793211B2 (en) * 2015-10-20 2017-10-17 Taiwan Semiconductor Manufacturing Co., Ltd. Dual power structure with connection pins
CN109417033B (zh) * 2016-06-28 2022-03-18 株式会社索思未来 半导体装置以及半导体集成电路
JP6875643B2 (ja) * 2016-07-01 2021-05-26 株式会社ソシオネクスト 半導体集積回路装置
US10411677B2 (en) * 2016-07-14 2019-09-10 Samsung Electronics Co., Ltd. Flip-flop including 3-state inverter
WO2018025597A1 (ja) * 2016-08-01 2018-02-08 株式会社ソシオネクスト 半導体チップ
US10559501B2 (en) * 2016-09-20 2020-02-11 Qualcomm Incorporated Self-aligned quadruple patterning process for Fin pitch below 20nm
KR102633141B1 (ko) * 2016-12-07 2024-02-02 삼성전자주식회사 집적회로 소자
KR102568562B1 (ko) * 2017-01-24 2023-08-18 삼성전자주식회사 반도체 장치
CN111033720B (zh) * 2017-08-31 2023-02-21 株式会社索思未来 半导体集成电路装置
CN109524394B (zh) * 2017-09-18 2021-08-10 联华电子股份有限公司 具有虚置标准单元的集成电路
KR102362016B1 (ko) 2017-09-19 2022-02-10 삼성전자주식회사 마스터 슬레이브 플립 플롭
US11120190B2 (en) * 2017-11-21 2021-09-14 Advanced Micro Devices, Inc. Metal zero power ground stub route to reduce cell area and improve cell placement at the chip level
WO2019116883A1 (ja) * 2017-12-12 2019-06-20 株式会社ソシオネクスト 半導体集積回路装置
TWI756405B (zh) 2018-04-13 2022-03-01 聯華電子股份有限公司 靜態隨機存取記憶體的信噪比的調整方式以及反相器的結構
TWI762425B (zh) * 2018-04-13 2022-04-21 聯華電子股份有限公司 靜態隨機存取記憶體的信噪比的調整方式以及反相器的結構
CN110600546B (zh) * 2018-06-13 2022-12-06 联华电子股份有限公司 纳米管晶体管结构和纳米管反相器结构
JP7364922B2 (ja) 2018-12-26 2023-10-19 株式会社ソシオネクスト 半導体集積回路装置
WO2020170715A1 (ja) * 2019-02-18 2020-08-27 株式会社ソシオネクスト 半導体集積回路装置
US11094695B2 (en) * 2019-05-17 2021-08-17 Taiwan Semiconductor Manufacturing Co., Ltd. Integrated circuit device and method of forming the same
JP7302658B2 (ja) * 2019-06-18 2023-07-04 株式会社ソシオネクスト 半導体装置
JP6818107B2 (ja) * 2019-10-01 2021-01-20 ルネサスエレクトロニクス株式会社 半導体装置
US11557590B2 (en) * 2020-02-19 2023-01-17 Taiwan Semiconductor Manufacturing Co., Ltd. Transistor gate profile optimization
KR20220033850A (ko) 2020-09-10 2022-03-17 삼성전자주식회사 집적회로 장치

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09289251A (ja) * 1996-04-23 1997-11-04 Matsushita Electric Ind Co Ltd 半導体集積回路のレイアウト構造およびその検証方法
CN1893074A (zh) * 2005-06-30 2007-01-10 松下电器产业株式会社 半导体集成电路、标准单元、标准单元库、设计方法及设计装置
CN101740568A (zh) * 2008-11-21 2010-06-16 台湾积体电路制造股份有限公司 集成电路

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6399972B1 (en) * 2000-03-13 2002-06-04 Oki Electric Industry Co., Ltd. Cell based integrated circuit and unit cell architecture therefor
JP2002353413A (ja) * 2001-05-28 2002-12-06 Mitsubishi Electric Corp 半導体記憶装置
KR100702552B1 (ko) * 2003-12-22 2007-04-04 인터내셔널 비지네스 머신즈 코포레이션 이중 게이트 FinFET 디자인을 위한 자동화 레이어생성 방법 및 장치
JP4829645B2 (ja) * 2006-03-08 2011-12-07 パナソニック株式会社 半導体集積回路装置
US7446352B2 (en) * 2006-03-09 2008-11-04 Tela Innovations, Inc. Dynamic array architecture
US9009641B2 (en) 2006-03-09 2015-04-14 Tela Innovations, Inc. Circuits with linear finfet structures
US9563733B2 (en) 2009-05-06 2017-02-07 Tela Innovations, Inc. Cell circuit and layout with linear finfet structures
US7812373B2 (en) * 2007-02-12 2010-10-12 Infineon Technologies Ag MuGFET array layout
US8518767B2 (en) 2007-02-28 2013-08-27 International Business Machines Corporation FinFET with reduced gate to fin overlay sensitivity
US8682116B2 (en) * 2007-08-08 2014-03-25 Infineon Technologies Ag Integrated circuit including non-planar structure and waveguide
JP4591525B2 (ja) * 2008-03-12 2010-12-01 ソニー株式会社 半導体装置
WO2009122353A1 (en) * 2008-04-04 2009-10-08 Nxp B.V. Sram cell comprising finfets
JP2010016258A (ja) * 2008-07-04 2010-01-21 Panasonic Corp 半導体集積回路装置
JP5292005B2 (ja) * 2008-07-14 2013-09-18 ルネサスエレクトロニクス株式会社 半導体集積回路
US8004042B2 (en) * 2009-03-20 2011-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Static random access memory (SRAM) cell and method for forming same
JPWO2010122754A1 (ja) * 2009-04-22 2012-10-25 パナソニック株式会社 半導体集積回路
US8848423B2 (en) * 2011-02-14 2014-09-30 Shine C. Chung Circuit and system of using FinFET for building programmable resistive devices
US8816444B2 (en) * 2011-04-29 2014-08-26 Taiwan Semiconductor Manufacturing Company, Ltd. System and methods for converting planar design to FinFET design
KR101850703B1 (ko) * 2011-05-17 2018-04-23 삼성전자 주식회사 반도체 장치 및 그 제조 방법
US8519462B2 (en) * 2011-06-27 2013-08-27 Intel Corporation 6F2 DRAM cell
JP2013030602A (ja) * 2011-07-28 2013-02-07 Panasonic Corp 半導体集積回路装置
US8561003B2 (en) * 2011-07-29 2013-10-15 Synopsys, Inc. N-channel and P-channel finFET cell architecture with inter-block insulator
WO2013106799A1 (en) 2012-01-13 2013-07-18 Tela Innovations, Inc. Circuits with linear finfet structures
US9196540B2 (en) * 2012-02-07 2015-11-24 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET structure with novel edge fins
US8723268B2 (en) * 2012-06-13 2014-05-13 Synopsys, Inc. N-channel and P-channel end-to-end finFET cell architecture with relaxed gate pitch
US8901615B2 (en) * 2012-06-13 2014-12-02 Synopsys, Inc. N-channel and P-channel end-to-end finfet cell architecture
US8766364B2 (en) 2012-08-31 2014-07-01 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor layout for stress optimization
US9576978B2 (en) 2012-10-09 2017-02-21 Samsung Electronics Co., Ltd. Cells including at least one fin field effect transistor and semiconductor integrated circuits including the same
US9337318B2 (en) * 2012-10-26 2016-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET with dummy gate on non-recessed shallow trench isolation (STI)
US9012287B2 (en) * 2012-11-14 2015-04-21 Taiwan Semiconductor Manufacturing Company, Ltd. Cell layout for SRAM FinFET transistors
US9059242B2 (en) * 2012-11-27 2015-06-16 International Business Machines Corporation FinFET semiconductor device having increased gate height control
US9064725B2 (en) * 2012-12-14 2015-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET with embedded MOS varactor and method of making same
US9318621B2 (en) * 2013-03-08 2016-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Rotated STI diode on FinFET technology
US8869090B2 (en) 2013-03-11 2014-10-21 Taiwan Semiconductor Manufacturing Company, Ltd. Stretch dummy cell insertion in FinFET process
US9997617B2 (en) * 2013-03-13 2018-06-12 Qualcomm Incorporated Metal oxide semiconductor (MOS) isolation schemes with continuous active areas separated by dummy gates and related methods
US9111801B2 (en) * 2013-04-04 2015-08-18 Stmicroelectronics, Inc. Integrated circuit devices and fabrication techniques
US9158877B2 (en) 2013-05-02 2015-10-13 Taiwan Semiconductor Manufacturing Company, Ltd. Standard cell metal structure directly over polysilicon structure
US20150008524A1 (en) * 2013-07-02 2015-01-08 United Microelectronics Corp. Integrated circuit device structure and fabrication method thereof
US9536876B2 (en) * 2013-08-01 2017-01-03 Taiwan Semiconductor Manufacturing Company Ltd. Temperature detector and controlling heat
WO2015025441A1 (ja) * 2013-08-23 2015-02-26 パナソニック株式会社 半導体集積回路装置

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09289251A (ja) * 1996-04-23 1997-11-04 Matsushita Electric Ind Co Ltd 半導体集積回路のレイアウト構造およびその検証方法
CN1893074A (zh) * 2005-06-30 2007-01-10 松下电器产业株式会社 半导体集成电路、标准单元、标准单元库、设计方法及设计装置
CN101740568A (zh) * 2008-11-21 2010-06-16 台湾积体电路制造股份有限公司 集成电路

Also Published As

Publication number Publication date
US11764217B2 (en) 2023-09-19
US20180130799A1 (en) 2018-05-10
US20230387116A1 (en) 2023-11-30
CN105493264B (zh) 2018-06-01
JP6281570B2 (ja) 2018-02-21
US9899381B2 (en) 2018-02-20
JP2018064125A (ja) 2018-04-19
US20210013201A1 (en) 2021-01-14
US20190109133A1 (en) 2019-04-11
US20160172360A1 (en) 2016-06-16
US10181469B2 (en) 2019-01-15
WO2015025441A1 (ja) 2015-02-26
US11362088B2 (en) 2022-06-14
JPWO2015025441A1 (ja) 2017-03-02
CN108630607A (zh) 2018-10-09
CN105493264A (zh) 2016-04-13
US20220278096A1 (en) 2022-09-01
US10833075B2 (en) 2020-11-10

Similar Documents

Publication Publication Date Title
CN108630607B (zh) 半导体集成电路装置
US11784188B2 (en) Semiconductor integrated circuit device
JP2019201228A (ja) 半導体装置
US20120211840A1 (en) Semiconductor integrated circuit device
US10600784B2 (en) Semiconductor integrated circuit and logic circuit
US20140217513A1 (en) Semiconductor integrated circuit device
US20210320065A1 (en) Semiconductor integrated circuit device
US9373611B2 (en) Semiconductor integrated circuit device
JP5896682B2 (ja) 半導体集積回路装置
US9450089B2 (en) Semiconductor device
JP5519120B2 (ja) 半導体装置
CN110326099B (zh) 半导体集成电路装置
CN111033720B (zh) 半导体集成电路装置
US8907492B2 (en) Semiconductor device
US20230290785A1 (en) Semiconductor integrated circuit device
JP6118923B2 (ja) 半導体集積回路装置

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant