CN105071921A - 0.4-Order hybrid and T type fractional integral switching method and circuit - Google Patents

0.4-Order hybrid and T type fractional integral switching method and circuit Download PDF

Info

Publication number
CN105071921A
CN105071921A CN201510512637.3A CN201510512637A CN105071921A CN 105071921 A CN105071921 A CN 105071921A CN 201510512637 A CN201510512637 A CN 201510512637A CN 105071921 A CN105071921 A CN 105071921A
Authority
CN
China
Prior art keywords
electric capacity
resistance
fractional order
order integration
rank
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201510512637.3A
Other languages
Chinese (zh)
Inventor
李敏
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to CN201510512637.3A priority Critical patent/CN105071921A/en
Publication of CN105071921A publication Critical patent/CN105071921A/en
Pending legal-status Critical Current

Links

Landscapes

  • Piezo-Electric Or Mechanical Vibrators, Or Delay Or Filter Circuits (AREA)

Abstract

The invention provides a 0.4-order hybrid and T type fractional integral switching method and circuit. A hybrid 0.4-order fractional integral and a 0.4-order T type fractional integral are selectively controlled and output by use of a one-out-of-two analogue switch; when the control signal of the analogue switch is at a high level, the hybrid 0.4-order fractional integral is selected and output, and when the control signal of the analogue switch is at a low level, the T type fractional integral is selected and output; or when the control signal of the analogue switch is at the low level, the hybrid 0.4-order fractional integral is selected and output, and when the control signal of the analogue switch is at the high level, the T type fractional integral is selected and output. According to the 0.4-order hybrid and T type fractional integral switching method and circuit, the one-out-of-two analogue switch is adopted to realize automatic switching of a 0.4-order hybrid fractional integral circuit and a 0.4-order T type fractional integral circuit, and therefore, when the 0.4-order fractional integral circuits are applied to secret communication, the complexity of the 0.4-order fractional integrals is improved and the difficulty of deciphering is increased, which are advantageous for the security of communications.

Description

A kind of 0.4 rank mixed type and T-shaped fractional order integration changing method and circuit
Technical field
The present invention relates to a kind of 0.4 rank fractional order integration changing method and circuit, particularly a kind of 0.4 rank mixed type and T-shaped fractional order integration changing method and circuit.
Background technology
The structure realizing 0.4 rank fractional order integration circuit mainly contains mixed type fractional order integration form, T-shaped fractional order integration form and T-shaped fractional order integration form, these the three kinds structures realizing 0.4 rank fractional order integration circuit are all made up of three partial ohmic and electric capacity, utilize above-mentioned three kinds of versions realize fractional order integration circuit Method and circuits oneself have report, but utilize the method switched between 0.4 multi-form rank fractional order integration circuit to realize 0.4 rank fractional order integration circuit have not been reported, the invention provides one and realize 0.4 rank mixed type and T-shaped fractional order integration changing method and circuit.
Summary of the invention
The technical problem to be solved in the present invention is to provide a kind of 0.4 rank mixed type fractional order integration and T-shaped fractional order integration changing method and circuit, and the present invention adopts following technological means to realize goal of the invention:
1, a kind of 0.4 rank mixed type and T-shaped fractional order integration changing method, it is characterized in that being: a kind of mixed type 0.4 rank fractional order integration and a kind of 0.4 T-shaped fractional order integration in rank carry out selection by alternative analog switch device and control to export, when the control signal of analog switch device is high level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is low level, T-shaped fractional order integration is selected to export, or, when the control signal of analog switch device is low level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is high level, T-shaped fractional order integration is selected to export.
2, a kind of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, it is characterized in that: described a kind of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit are made up of the T-shaped fractional order integration circuit of 0.4 rank mixed type fractional order integration circuit and 0.4 rank and alternative analog switch U0 tri-part, described 0.4 rank mixed type fractional order integration circuit is made up of six parts, wherein resistance Rhx is in parallel with electric capacity Chx, form Part I, Part I is in parallel with electric capacity Chy again after connecting with resistance Rhy, form Part II, front two parts are in parallel with electric capacity Chz again after connecting with resistance Rhz, form Part III, first three part is in parallel with electric capacity Chw again after connecting with resistance Rhw, form Part IV, front four parts are in parallel with electric capacity Chu again after connecting with resistance Rhu, form Part V, the first five part is in parallel with electric capacity Chv again after connecting with resistance Rhv, form Part VI, output pin HA connects Part I, output pin HB connects Part VI, the described 0.4 T-shaped fractional order integration circuit in rank is made up of six parts, wherein resistance RTx is in parallel with electric capacity CTx, form Part I, resistance RTy connects with electric capacity CTy, form Part II, Part II carries out in parallel with Part I, resistance RTz connects with electric capacity CTz, form Part III, Part III carries out in parallel with front two parts, resistance RTw connects with electric capacity CTw, form Part IV, Part IV carries out in parallel with first three part, resistance RTu connects with electric capacity CTu, form Part V, Part V carries out in parallel with front four parts, resistance RTv connects with electric capacity CTv, form Part VI, Part VI carries out in parallel with the first five part, resistance output pin TA connects Part I, output pin TB connects Part VI, the output pin HB of described 0.4 rank mixed type fractional order integration circuit connects the SB pin of described alternative analog switch U0, the output pin TB of described 0.4 rank T-shaped fractional order integration circuit connects the SA pin of described alternative analog switch U0, the output pin D of described alternative analog switch U0 is as the output of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the control pin IN of alternative analog switch U0 is as the control of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the output pin HA of described 0.4 rank mixed type fractional order integration circuit and the output pin TA of described 0.4 rank T-shaped fractional order integration circuit is respectively as the input pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, described alternative analog switch U0 adopts ADG884, described resistance Rhx=2.4M, described potentiometer Rhx1=0K, described resistance Rhx2=2M, Rhx3=200K, Rhx4=200K, Rhx5=0K, described electric capacity Chx=16.370uF, described electric capacity Chx1=10uF, Chx2=4.7uF, Chx3=1uF, Chx4=680nF, described resistance Rhy=1.994M, described potentiometer Rhy1=4K, described resistance Rhy2=1M, Rhy3=510K, Rhy4=470K, Rhy5=10K, described electric capacity Chy=3.8810uF, described electric capacity Chy1=3.3uF, Chy2=470nF, Chy3=100nF, Chy4=10nF, described resistance Rhz=1.021M, described potentiometer Rhz1=0K and described resistance Rhz2=1M, Rhz3=20K, Rhz4=1K, Rhz5=0K, described electric capacity Chz=1.1800uF, described electric capacity Chz1=1uF, Chz2=100nF, Chz3=47nF, Chz4=33nF, described resistance Rhw=0.4855M, described potentiometer Rhw1=4.5K and described resistance Rhw2=200K, Rhw3=200K, Rhw4=51K, Rhw5=30K, described electric capacity Chw=0.3760uF, described electric capacity Chw1=330nF, Chw2=47nF, Chw3 are unsettled, Chw4 is unsettled, described resistance Rhu=0.24M, described potentiometer Rhu1=0K and described resistance Rhu2=200K, Rhu3=20K, Rhu4=20K, Rhu5=0K, described electric capacity Chu=130.4nF, described electric capacity Chu1=200nF, Chu2=22nF, Chu3=4.7nF, Chu4=3.3nF, described resistance Rhv=0.1696M, described potentiometer Rhv1=3.5K and described resistance Rhv2=100K, Rhv3=51K, Rhv4=10K, Rhv5=5.1K, described electric capacity Chv=28.18nF, described electric capacity Chv1=22nF, Chv2=6.8nF, Chv3 are unsettled, Chv4 is unsettled, described resistance RTx=6.310M, described potentiometer RTx1=0K and described resistance RTx2=6.2M, RTx3=100K, RTx4=10K, RTx5=0K, described electric capacity CTx=0.02818uF, described electric capacity CTx1=22nF, CTx2=6.8nF, CTx3 are unsettled, CTx4 is unsettled, described resistance RTy=7.026M, described potentiometer RTy1=4K and described resistance RTy2=6.8M, RTy3=200K, RTy4=20K, RTy5=2K, described electric capacity CTy=3.715uF, described electric capacity CTy1=3.3uF, CTy2=330nF, CTy3=68nF, CTy4=22nF, described resistance RTz=2.990M, described potentiometer RTz1=0K and described resistance RTz2=2.2M, RTz3=500K, RTz4=270K, RTz5=20K, described electric capacity CTz=1.281uF, described electric capacity CTz1=1uF, CTz2=220nF, CTz3=68nF, CTz4 are unsettled, described resistance RTw=1.375M, described potentiometer RTw1=0K and described resistance RTw2=1M, RTw3=270K, RTw4=100K, RTw5=5K, described electric capacity CTw=0.4091uF, described electric capacity CTw1=330nF, CTw2=68nF, CTw3=2.2nF, CTw4 are unsettled, described resistance RTu=0.6461M, described potentiometer RTu1=0K and described resistance RTu2=620K, RTu3=20K, RTu4=5.1K, RTu5=1K, described electric capacity CTu=0.1277uF, described electric capacity CTu1=100nF, CTu2=22nF, CTu3=4.7nF, CTu4=1nF, described resistance RTv=0.3351M, described potentiometer RTv1=0K and described resistance RTv2=330K, RTv3=5.1K, RTv4=0K, RTv5=0K, described electric capacity CTv=0.03616uF, described electric capacity CTv1=33nF, CTv2=3.3nF, CTv3 are unsettled, CTv4 is unsettled.
Useful fruit of the present invention is: the analog switch adopting alternative, achieve the automatic switchover of the T-shaped fractional order integration circuit of 0.4 rank mixed type fractional order integration circuit and 0.4 rank, make 0.4 rank fractional order integration circuit in secure communication time, improve the complexity of 0.4 rank fractional order integration, add the difficulty of decoding, be conducive to the fail safe communicated.
Accompanying drawing explanation
Fig. 1 is the inner actual connection layout of mixed type of the present invention and T-shaped fractional order integration commutation circuit.
Fig. 2 is mixed type of the present invention and the actual connection layout of T-shaped fractional order integration commutation circuit 0.4 rank Mixed Integro circuit.
Fig. 3 is mixed type of the present invention and the actual connection layout of the T-shaped integrating circuit in T-shaped fractional order integration commutation circuit 0.4 rank.
Fig. 4 is mixed type of the present invention and T-shaped fractional order integration commutation circuit schematic diagram.
Fig. 5 is the circuit connection structure schematic diagram of the preferred embodiment of the present invention.
Fig. 6, Fig. 7 and Fig. 8 are the actual connection layout of circuit of the present invention.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment, the present invention is further described in detail, see Fig. 1-Fig. 8.
1, a kind of 0.4 rank mixed type and T-shaped fractional order integration changing method, it is characterized in that being: a kind of mixed type 0.4 rank fractional order integration and a kind of 0.4 T-shaped fractional order integration in rank carry out selection by alternative analog switch device and control to export, when the control signal of analog switch device is high level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is low level, T-shaped fractional order integration is selected to export, or, when the control signal of analog switch device is low level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is high level, T-shaped fractional order integration is selected to export.
2, a kind of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, it is characterized in that: described a kind of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit are made up of the T-shaped fractional order integration circuit of 0.4 rank mixed type fractional order integration circuit and 0.4 rank and alternative analog switch U0 tri-part, described 0.4 rank mixed type fractional order integration circuit is made up of six parts, wherein resistance Rhx is in parallel with electric capacity Chx, form Part I, Part I is in parallel with electric capacity Chy again after connecting with resistance Rhy, form Part II, front two parts are in parallel with electric capacity Chz again after connecting with resistance Rhz, form Part III, first three part is in parallel with electric capacity Chw again after connecting with resistance Rhw, form Part IV, front four parts are in parallel with electric capacity Chu again after connecting with resistance Rhu, form Part V, the first five part is in parallel with electric capacity Chv again after connecting with resistance Rhv, form Part VI, output pin HA connects Part I, output pin HB connects Part VI, the described 0.4 T-shaped fractional order integration circuit in rank is made up of six parts, wherein resistance RTx is in parallel with electric capacity CTx, form Part I, resistance RTy connects with electric capacity CTy, form Part II, Part II carries out in parallel with Part I, resistance RTz connects with electric capacity CTz, form Part III, Part III carries out in parallel with front two parts, resistance RTw connects with electric capacity CTw, form Part IV, Part IV carries out in parallel with first three part, resistance RTu connects with electric capacity CTu, form Part V, Part V carries out in parallel with front four parts, resistance RTv connects with electric capacity CTv, form Part VI, Part VI carries out in parallel with the first five part, resistance output pin TA connects Part I, output pin TB connects Part VI, the output pin HB of described 0.4 rank mixed type fractional order integration circuit connects the SB pin of described alternative analog switch U0, the output pin TB of described 0.4 rank T-shaped fractional order integration circuit connects the SA pin of described alternative analog switch U0, the output pin D of described alternative analog switch U0 is as the output of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the control pin IN of alternative analog switch U0 is as the control of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the output pin HA of described 0.4 rank mixed type fractional order integration circuit and the output pin TA of described 0.4 rank T-shaped fractional order integration circuit is respectively as the input pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, described alternative analog switch U0 adopts ADG884, described resistance Rhx=2.4M, described potentiometer Rhx1=0K, described resistance Rhx2=2M, Rhx3=200K, Rhx4=200K, Rhx5=0K, described electric capacity Chx=16.370uF, described electric capacity Chx1=10uF, Chx2=4.7uF, Chx3=1uF, Chx4=680nF, described resistance Rhy=1.994M, described potentiometer Rhy1=4K, described resistance Rhy2=1M, Rhy3=510K, Rhy4=470K, Rhy5=10K, described electric capacity Chy=3.8810uF, described electric capacity Chy1=3.3uF, Chy2=470nF, Chy3=100nF, Chy4=10nF, described resistance Rhz=1.021M, described potentiometer Rhz1=0K and described resistance Rhz2=1M, Rhz3=20K, Rhz4=1K, Rhz5=0K, described electric capacity Chz=1.1800uF, described electric capacity Chz1=1uF, Chz2=100nF, Chz3=47nF, Chz4=33nF, described resistance Rhw=0.4855M, described potentiometer Rhw1=4.5K and described resistance Rhw2=200K, Rhw3=200K, Rhw4=51K, Rhw5=30K, described electric capacity Chw=0.3760uF, described electric capacity Chw1=330nF, Chw2=47nF, Chw3 are unsettled, Chw4 is unsettled, described resistance Rhu=0.24M, described potentiometer Rhu1=0K and described resistance Rhu2=200K, Rhu3=20K, Rhu4=20K, Rhu5=0K, described electric capacity Chu=130.4nF, described electric capacity Chu1=200nF, Chu2=22nF, Chu3=4.7nF, Chu4=3.3nF, described resistance Rhv=0.1696M, described potentiometer Rhv1=3.5K and described resistance Rhv2=100K, Rhv3=51K, Rhv4=10K, Rhv5=5.1K, described electric capacity Chv=28.18nF, described electric capacity Chv1=22nF, Chv2=6.8nF, Chv3 are unsettled, Chv4 is unsettled, described resistance RTx=6.310M, described potentiometer RTx1=0K and described resistance RTx2=6.2M, RTx3=100K, RTx4=10K, RTx5=0K, described electric capacity CTx=0.02818uF, described electric capacity CTx1=22nF, CTx2=6.8nF, CTx3 are unsettled, CTx4 is unsettled, described resistance RTy=7.026M, described potentiometer RTy1=4K and described resistance RTy2=6.8M, RTy3=200K, RTy4=20K, RTy5=2K, described electric capacity CTy=3.715uF, described electric capacity CTy1=3.3uF, CTy2=330nF, CTy3=68nF, CTy4=22nF, described resistance RTz=2.990M, described potentiometer RTz1=0K and described resistance RTz2=2.2M, RTz3=500K, RTz4=270K, RTz5=20K, described electric capacity CTz=1.281uF, described electric capacity CTz1=1uF, CTz2=220nF, CTz3=68nF, CTz4 are unsettled, described resistance RTw=1.375M, described potentiometer RTw1=0K and described resistance RTw2=1M, RTw3=270K, RTw4=100K, RTw5=5K, described electric capacity CTw=0.4091uF, described electric capacity CTw1=330nF, CTw2=68nF, CTw3=2.2nF, CTw4 are unsettled, described resistance RTu=0.6461M, described potentiometer RTu1=0K and described resistance RTu2=620K, RTu3=20K, RTu4=5.1K, RTu5=1K, described electric capacity CTu=0.1277uF, described electric capacity CTu1=100nF, CTu2=22nF, CTu3=4.7nF, CTu4=1nF, described resistance RTv=0.3351M, described potentiometer RTv1=0K and described resistance RTv2=330K, RTv3=5.1K, RTv4=0K, RTv5=0K, described electric capacity CTv=0.03616uF, described electric capacity CTv1=33nF, CTv2=3.3nF, CTv3 are unsettled, CTv4 is unsettled.
3, based on 0.4 rank L ü chaos system circuit of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, it is characterized in that:
(1) L ü chaos system i is:
d x d t = a ( y - x ) d y d t = c y - x z d z d t = x y - b z i a = 36 , b = 3 , c = 20
(2) 0.4 rank L ü chaos system ii are:
d α x dt α = a ( y - x ) d α y dt α = c y - x z d α z dt α = x y - b z i i a = 36 , b = 3 , c = 20 , α = 0.3
(2) according to 0.4 rank L ü chaos system ii constructing analog circuit, utilize operational amplifier U1, operational amplifier U2 and resistance and 0.4 rank mixed type and T-shaped fractional order integration circuit U 5, 0.4 rank mixed type and T-shaped fractional order integration circuit U 6, 0.4 rank mixed type and T-shaped fractional order integration circuit U 7 form anti-phase adder and anti-phase 0.4 rank integrator, multiplier U3 and multiplier U4 is utilized to realize multiplying, operational amplifier U8 is utilized to realize comparator, described operational amplifier U1, operational amplifier U2 and operational amplifier U8 adopts LF347N, described multiplier U3 and multiplier U4 adopts AD633JN,
Described operational amplifier U1 connects multiplier U3, multiplier U4, operational amplifier U8 and 0.4 rank mixed type and T-shaped fractional order integration circuit U 5, 0.4 rank mixed type and T-shaped fractional order integration circuit U 6, described operational amplifier U2 connects multiplier U3 and 0.4 rank mixed type and T-shaped fractional order integration circuit U 7, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described operational amplifier U8 connects 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U5, 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U6 and 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U7,
1st pin of described operational amplifier U1 is connected by the 6th pin of resistance R8 and U1, 2nd pin is connected with the 1st pin by resistance R6, 3rd, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin connects HA pin and the TA pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U6, 7th pin connects and exports y, connected with the 13rd pin by resistance R1, connected with the 2nd pin by resistance R5, connect the 1st pin of multiplier U4, connect the D pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U6, 8th pin connects and exports x, connected with the 9th pin by resistance R4, connect the 1st pin of multiplier U3, connect the 3rd pin of multiplier U4, connect the D pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U5, 9th pin connects HA pin and the TA pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U5, 13rd pin is connected with the 14th pin by resistance R2, 14th pin is connected with the 9th pin by resistance R3,
Described operational amplifier U2 the 1st, 2,6,7 pins are unsettled, 3rd, 5,10,12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 8th pin exports z, connected with the 9th pin by resistance R12, connect the 3rd pin of multiplier U3, connect the D pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U7, the HA pin of the 9th pin 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U7 and TA pin, 13rd pin connects the 14th pin by resistance R9, and the 14th pin connects the 9th pin by resistance R11;
1st pin of described operational amplifier U8 connects the IN pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U5 by resistance R14, by resistance R14 and resistance R15 ground connection, 2nd, 6, 9, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 7th pin connects the IN pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U6 by resistance R16, by resistance R16 and resistance R17 ground connection, 8th pin connects the IN pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U7 by resistance R18, by resistance R18 and resistance R19 ground connection, 13rd pin and the 14th pin unsettled,
1st pin of described multiplier U3 connects the 8th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 6th pin by resistance R7, and the 8th pin meets VCC;
1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U1, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U2 the 13rd pin by resistance R10, and the 8th pin meets VCC.
HA and the TA pin of described 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U5 connects the 9th pin of operational amplifier U1, and D pin connects the 8th pin of operational amplifier U1;
HA and the TA pin of described 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U6 connects the 6th pin of operational amplifier U1, and D pin connects the 7th pin of operational amplifier U1;
HA and the TA pin of described 0.4 rank mixed type and T-shaped fractional order integration commutation circuit U7 connects the 9th pin of operational amplifier U2, and D pin connects the 8th pin of operational amplifier U2.
Resistance R1=R4=2.78k Ω in circuit, R2=R3=R6=R8=R9=R11=10k Ω, R5=5k Ω, R7=R10=1k Ω, R12=33.33k Ω, R14=R16=R18=100K Ω, R15=R17=R19=80K Ω.
Certainly, above-mentioned explanation is not limitation of the present invention, and the present invention is also not limited only to above-mentioned citing, and the change that those skilled in the art make in essential scope of the present invention, remodeling, interpolation or replacement, also belong to protection scope of the present invention.

Claims (2)

1. a rank mixed type and T-shaped fractional order integration changing method, it is characterized in that being: a kind of mixed type 0.4 rank fractional order integration and a kind of 0.4 T-shaped fractional order integration in rank carry out selection by alternative analog switch device and control to export, when the control signal of analog switch device is high level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is low level, T-shaped fractional order integration is selected to export, or, when the control signal of analog switch device is low level, mixed type 0.4 rank fractional order integration is selected to export, when the control signal of analog switch device is high level, T-shaped fractional order integration is selected to export.
2. a rank mixed type and T-shaped fractional order integration commutation circuit, it is characterized in that: described a kind of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit are made up of the T-shaped fractional order integration circuit of 0.4 rank mixed type fractional order integration circuit and 0.4 rank and alternative analog switch U0 tri-part, described 0.4 rank mixed type fractional order integration circuit is made up of six parts, wherein resistance Rhx is in parallel with electric capacity Chx, form Part I, Part I is in parallel with electric capacity Chy again after connecting with resistance Rhy, form Part II, front two parts are in parallel with electric capacity Chz again after connecting with resistance Rhz, form Part III, first three part is in parallel with electric capacity Chw again after connecting with resistance Rhw, form Part IV, front four parts are in parallel with electric capacity Chu again after connecting with resistance Rhu, form Part V, the first five part is in parallel with electric capacity Chv again after connecting with resistance Rhv, form Part VI, output pin HA connects Part I, output pin HB connects Part VI, the described 0.4 T-shaped fractional order integration circuit in rank is made up of six parts, wherein resistance RTx is in parallel with electric capacity CTx, form Part I, resistance RTy connects with electric capacity CTy, form Part II, Part II carries out in parallel with Part I, resistance RTz connects with electric capacity CTz, form Part III, Part III carries out in parallel with front two parts, resistance RTw connects with electric capacity CTw, form Part IV, Part IV carries out in parallel with first three part, resistance RTu connects with electric capacity CTu, form Part V, Part V carries out in parallel with front four parts, resistance RTv connects with electric capacity CTv, form Part VI, Part VI carries out in parallel with the first five part, resistance output pin TA connects Part I, output pin TB connects Part VI, the output pin HB of described 0.4 rank mixed type fractional order integration circuit connects the SB pin of described alternative analog switch U0, the output pin TB of described 0.4 rank T-shaped fractional order integration circuit connects the SA pin of described alternative analog switch U0, the output pin D of described alternative analog switch U0 is as the output of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the control pin IN of alternative analog switch U0 is as the control of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, the output pin HA of described 0.4 rank mixed type fractional order integration circuit and the output pin TA of described 0.4 rank T-shaped fractional order integration circuit is respectively as the input pin of 0.4 rank mixed type and T-shaped fractional order integration commutation circuit, described alternative analog switch U0 adopts ADG884, described resistance Rhx=2.4M, described potentiometer Rhx1=0K, described resistance Rhx2=2M, Rhx3=200K, Rhx4=200K, Rhx5=0K, described electric capacity Chx=16.370uF, described electric capacity Chx1=10uF, Chx2=4.7uF, Chx3=1uF, Chx4=680nF, described resistance Rhy=1.994M, described potentiometer Rhy1=4K, described resistance Rhy2=1M, Rhy3=510K, Rhy4=470K, Rhy5=10K, described electric capacity Chy=3.8810uF, described electric capacity Chy1=3.3uF, Chy2=470nF, Chy3=100nF, Chy4=10nF, described resistance Rhz=1.021M, described potentiometer Rhz1=0K and described resistance Rhz2=1M, Rhz3=20K, Rhz4=1K, Rhz5=0K, described electric capacity Chz=1.1800uF, described electric capacity Chz1=1uF, Chz2=100nF, Chz3=47nF, Chz4=33nF, described resistance Rhw=0.4855M, described potentiometer Rhw1=4.5K and described resistance Rhw2=200K, Rhw3=200K, Rhw4=51K, Rhw5=30K, described electric capacity Chw=0.3760uF, described electric capacity Chw1=330nF, Chw2=47nF, Chw3 are unsettled, Chw4 is unsettled, described resistance Rhu=0.24M, described potentiometer Rhu1=0K and described resistance Rhu2=200K, Rhu3=20K, Rhu4=20K, Rhu5=0K, described electric capacity Chu=130.4nF, described electric capacity Chu1=200nF, Chu2=22nF, Chu3=4.7nF, Chu4=3.3nF, described resistance Rhv=0.1696M, described potentiometer Rhv1=3.5K and described resistance Rhv2=100K, Rhv3=51K, Rhv4=10K, Rhv5=5.1K, described electric capacity Chv=28.18nF, described electric capacity Chv1=22nF, Chv2=6.8nF, Chv3 are unsettled, Chv4 is unsettled, described resistance RTx=6.310M, described potentiometer RTx1=0K and described resistance RTx2=6.2M, RTx3=100K, RTx4=10K, RTx5=0K, described electric capacity CTx=0.02818uF, described electric capacity CTx1=22nF, CTx2=6.8nF, CTx3 are unsettled, CTx4 is unsettled, described resistance RTy=7.026M, described potentiometer RTy1=4K and described resistance RTy2=6.8M, RTy3=200K, RTy4=20K, RTy5=2K, described electric capacity CTy=3.715uF, described electric capacity CTy1=3.3uF, CTy2=330nF, CTy3=68nF, CTy4=22nF, described resistance RTz=2.990M, described potentiometer RTz1=0K and described resistance RTz2=2.2M, RTz3=500K, RTz4=270K, RTz5=20K, described electric capacity CTz=1.281uF, described electric capacity CTz1=1uF, CTz2=220nF, CTz3=68nF, CTz4 are unsettled, described resistance RTw=1.375M, described potentiometer RTw1=0K and described resistance RTw2=1M, RTw3=270K, RTw4=100K, RTw5=5K, described electric capacity CTw=0.4091uF, described electric capacity CTw1=330nF, CTw2=68nF, CTw3=2.2nF, CTw4 are unsettled, described resistance RTu=0.6461M, described potentiometer RTu1=0K and described resistance RTu2=620K, RTu3=20K, RTu4=5.1K, RTu5=1K, described electric capacity CTu=0.1277uF, described electric capacity CTu1=100nF, CTu2=22nF, CTu3=4.7nF, CTu4=1nF, described resistance RTv=0.3351M, described potentiometer RTv1=0K and described resistance RTv2=330K, RTv3=5.1K, RTv4=0K, RTv5=0K, described electric capacity CTv=0.03616uF, described electric capacity CTv1=33nF, CTv2=3.3nF, CTv3 are unsettled, CTv4 is unsettled.
CN201510512637.3A 2015-08-19 2015-08-19 0.4-Order hybrid and T type fractional integral switching method and circuit Pending CN105071921A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201510512637.3A CN105071921A (en) 2015-08-19 2015-08-19 0.4-Order hybrid and T type fractional integral switching method and circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201510512637.3A CN105071921A (en) 2015-08-19 2015-08-19 0.4-Order hybrid and T type fractional integral switching method and circuit

Publications (1)

Publication Number Publication Date
CN105071921A true CN105071921A (en) 2015-11-18

Family

ID=54501209

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201510512637.3A Pending CN105071921A (en) 2015-08-19 2015-08-19 0.4-Order hybrid and T type fractional integral switching method and circuit

Country Status (1)

Country Link
CN (1) CN105071921A (en)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102385659A (en) * 2011-12-13 2012-03-21 滨州学院 Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN102497263A (en) * 2011-11-18 2012-06-13 滨州学院 Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN102904708A (en) * 2012-09-27 2013-01-30 滨州学院 Method for automatically switching fractional-order chaotic system by four systems based on Lu-type system and analog circuit
CN104410484A (en) * 2014-11-11 2015-03-11 胡春华 0.4-order y<2> Lorenz chaotic system circuit based on mixed type fractional order integral circuit module
CN104486062A (en) * 2014-12-14 2015-04-01 王忠林 Implementation of 0.4-order Liu chaotic system circuit based on T-shaped fractional order integration circuit module

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102497263A (en) * 2011-11-18 2012-06-13 滨州学院 Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN102385659A (en) * 2011-12-13 2012-03-21 滨州学院 Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN102904708A (en) * 2012-09-27 2013-01-30 滨州学院 Method for automatically switching fractional-order chaotic system by four systems based on Lu-type system and analog circuit
CN104410484A (en) * 2014-11-11 2015-03-11 胡春华 0.4-order y<2> Lorenz chaotic system circuit based on mixed type fractional order integral circuit module
CN104486062A (en) * 2014-12-14 2015-04-01 王忠林 Implementation of 0.4-order Liu chaotic system circuit based on T-shaped fractional order integration circuit module

Similar Documents

Publication Publication Date Title
CN104202143B (en) Based on the four-dimension of five chaos systems the simplest without the analog circuit of balance point hyperchaotic system
CN103684746B (en) Construction method of four-dimensional hyperchaotic system without balance points and simulation circuit
CN102957531B (en) Method for realizing automatic switching of seven Lorenz type chaotic systems and analog circuit
CN104092532A (en) Balance-point-free hyper-chaos system based on three-dimensional chaos system, and analogue circuit
CN105071921A (en) 0.4-Order hybrid and T type fractional integral switching method and circuit
CN104393983B (en) A kind of 0.2 rank mixed type fractional order integration circuit arrangement
CN105007153A (en) 0.1-order hybrid type and T type fractional integral switching method and circuit
CN105187189A (en) Method and circuit for switching 0.5-order mixed-type and chain-type fractional order integrals
CN105071917A (en) 0.3-Order hybrid and T type fractional integral switching method and circuit
CN104883253B (en) A kind of Lorenz type hyperchaotic system circuit that is beneficial to ultimate boundary estimation of different variablees
CN105049192A (en) 0.6-order mixed type and T type fractional order integral switching method and circuit
CN104393984B (en) A kind of 0.6 rank mixed type fractional order integration circuit arrangement
CN105049191A (en) 0.9-order mixed type and T type fractional order integral switching method and circuit
CN105049184A (en) Method and circuit for switching 0.7-order mixed-type and T-type fractional order integrals
CN105049185A (en) 0.8-order mixed type and T type fractional order integral switching method and circuit
CN105162576A (en) 0.2-order hybrid and chained fractional order integral switching method and circuit
CN105162574A (en) 0.1-order hybrid and chained fractional order integral switching method and circuit
CN105162575A (en) 0.4-order hybrid and chained fractional order integral switching method and circuit
CN105049180A (en) 0.4-order chain type and T type fraction order integral switching method and circuit
CN105071920A (en) 0.6-order chain type and T type fractional order integral switching method and circuit
CN104202141B (en) Four-dimensional automatic switchover hyperchaotic system building method based on L ü system and circuit
CN105049190A (en) 0.3-order mixed type and chained fractional order integral switching method and circuit
CN105071918A (en) 0.5-Order chained and T type fractional integral switching method and circuit
CN104283670A (en) Four-system automatic switching hyperchaotic system construction method based on Lu system and analog circuit
CN105141410A (en) 0.9 order mixed type and chain type fractional order integral switching method and circuit

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
RJ01 Rejection of invention patent application after publication
RJ01 Rejection of invention patent application after publication

Application publication date: 20151118