ATE441927T1 - Synchroner flash-speicher - Google Patents
Synchroner flash-speicherInfo
- Publication number
- ATE441927T1 ATE441927T1 AT01924519T AT01924519T ATE441927T1 AT E441927 T1 ATE441927 T1 AT E441927T1 AT 01924519 T AT01924519 T AT 01924519T AT 01924519 T AT01924519 T AT 01924519T AT E441927 T1 ATE441927 T1 AT E441927T1
- Authority
- AT
- Austria
- Prior art keywords
- memory device
- connection
- synchronous
- receive
- random access
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/106—Data output latches
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/161—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
- G06F13/1615—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement using a concurrent pipeline structrure
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1694—Configuration of memory controller to different memory types
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4234—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
- G06F13/4243—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1039—Read-write modes for single port memories, i.e. having either a random port or a serial port using pipelining techniques, i.e. using latches between functional memory parts, e.g. row/column decoders, I/O buffers, sense amplifiers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1045—Read-write mode select circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1072—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1087—Data input latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/18—Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/10—Aspects relating to interfaces of memory device to external buses
- G11C2207/105—Aspects related to pads, pins or terminals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2281—Timing of a read operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/229—Timing of a write operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2216/00—Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
- G11C2216/12—Reading and writing aspects of erasable programmable read-only memories
- G11C2216/22—Nonvolatile memory in which reading can be carried out from one memory bank or array whilst a word or sector in another bank or array is being erased or programmed simultaneously
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Dram (AREA)
- Medicines That Contain Protein Lipid Enzymes And Other Medicines (AREA)
- Read Only Memory (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US19350600P | 2000-03-30 | 2000-03-30 | |
US09/627,682 US7073014B1 (en) | 2000-07-28 | 2000-07-28 | Synchronous non-volatile memory system |
PCT/US2001/010372 WO2001075897A2 (en) | 2000-03-30 | 2001-03-30 | Synchronous flash memory |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE441927T1 true ATE441927T1 (de) | 2009-09-15 |
Family
ID=26889067
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT01924519T ATE441927T1 (de) | 2000-03-30 | 2001-03-30 | Synchroner flash-speicher |
Country Status (7)
Country | Link |
---|---|
EP (1) | EP1269476B1 (de) |
JP (1) | JP3822495B2 (de) |
KR (1) | KR100499292B1 (de) |
AT (1) | ATE441927T1 (de) |
AU (1) | AU2001251168A1 (de) |
DE (2) | DE60139766D1 (de) |
WO (1) | WO2001075897A2 (de) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6625081B2 (en) | 2001-08-13 | 2003-09-23 | Micron Technology, Inc. | Synchronous flash memory with virtual segment architecture |
US11450395B2 (en) | 2021-02-12 | 2022-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-volatile memory circuit and method |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5696917A (en) * | 1994-06-03 | 1997-12-09 | Intel Corporation | Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory |
KR960039006A (ko) * | 1995-04-26 | 1996-11-21 | 김광호 | 디램버스에 접속가능한 불휘발성 반도체 메모리장치 |
EP0929075B1 (de) * | 1996-09-26 | 2003-08-20 | Mitsubishi Denki Kabushiki Kaisha | Synchron-halbleiterspeichervorrichtung |
KR100274591B1 (ko) * | 1997-07-29 | 2001-01-15 | 윤종용 | 동기형 버스트 매스크 롬 및 그것의 데이터 독출 방법 |
KR100285063B1 (ko) * | 1998-08-13 | 2001-03-15 | 윤종용 | 동기형 램 장치와 시스템 버스를 공유하는 동기형 플래시 메모리 장치의 소거 및 쓰기 방법 |
-
2001
- 2001-03-30 AT AT01924519T patent/ATE441927T1/de not_active IP Right Cessation
- 2001-03-30 JP JP2001573489A patent/JP3822495B2/ja not_active Expired - Fee Related
- 2001-03-30 WO PCT/US2001/010372 patent/WO2001075897A2/en active IP Right Grant
- 2001-03-30 AU AU2001251168A patent/AU2001251168A1/en not_active Abandoned
- 2001-03-30 EP EP01924519A patent/EP1269476B1/de not_active Expired - Lifetime
- 2001-03-30 DE DE60139766T patent/DE60139766D1/de not_active Expired - Lifetime
- 2001-03-30 KR KR10-2002-7013076A patent/KR100499292B1/ko not_active IP Right Cessation
- 2001-03-30 DE DE1269476T patent/DE1269476T1/de active Pending
Also Published As
Publication number | Publication date |
---|---|
DE1269476T1 (de) | 2003-09-18 |
AU2001251168A1 (en) | 2001-10-15 |
JP3822495B2 (ja) | 2006-09-20 |
KR20030014377A (ko) | 2003-02-17 |
WO2001075897A2 (en) | 2001-10-11 |
KR100499292B1 (ko) | 2005-07-07 |
EP1269476A2 (de) | 2003-01-02 |
JP2003529884A (ja) | 2003-10-07 |
EP1269476B1 (de) | 2009-09-02 |
WO2001075897A3 (en) | 2002-05-30 |
DE60139766D1 (de) | 2009-10-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI615839B (zh) | 具有晶粒以執行刷新操作之裝置 | |
KR102370156B1 (ko) | 메모리 시스템, 및 이를 위한 메모리 모듈과 반도체 메모리 장치 | |
KR102076196B1 (ko) | 메모리 시스템, 메모리 모듈 및 메모리 모듈의 동작 방법 | |
KR960026780A (ko) | 단일/이중 인-라인 메모리 모듈에 패키징되는 동기식 메모리 및 제조 방법 | |
DE60016220D1 (de) | Speichererweiterungsmodul mit einer vielzahl von speicherbanken und einer banksteuerungschaltung | |
KR20030011231A (ko) | 반도체 장치 | |
KR20140142091A (ko) | 온도에 따라 완화된 타이밍 요건으로 사용되는 메모리 장치 및 이를 이용하는 메모리 콘트롤러 | |
US20140325105A1 (en) | Memory system components for split channel architecture | |
TW201712690A (zh) | 修復電路、使用其的半導體裝置和半導體系統 | |
TW201600966A (zh) | 記憶體系統及操作該記憶體系統的方法 | |
KR100649072B1 (ko) | 반도체 메모리 및 시스템 장치 | |
US11056170B2 (en) | Semiconductor device providing an output in response to a read command or a mode-register read command | |
KR20060000922A (ko) | 입출력 회로 | |
KR102031175B1 (ko) | 메모리 장치 및 이의 동작방법 | |
US7894231B2 (en) | Memory module and data input/output system | |
ATE441927T1 (de) | Synchroner flash-speicher | |
DE602004012113D1 (de) | Befehls- und adressenbustopologie mit aufgeteiltem t-ketten-speicher | |
JP2011090754A (ja) | 半導体装置 | |
WO2001075898A3 (en) | Interface command architecture for synchronous flash memory | |
KR100265589B1 (ko) | 동기식 기억장치 | |
JP2715009B2 (ja) | ダイナミックランダムアクセスメモリ装置 | |
KR100881196B1 (ko) | 선택 가능한 두개의 비트 구조를 갖는 메모리 장치 및 이를구비하는 시스템 | |
JP2008077635A (ja) | メモリシステム | |
KR100237986B1 (ko) | Ras 신호를 어드레스선으로 사용하는 메모리 카드에 의해 수신된 신호를 수정하는 방법 | |
KR20100027776A (ko) | 반도체 메모리 소자의 전원 공급 장치 및 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |