ATE399331T1 - Verfahren und vorrichtung für eingebetteten eingebauten selbsttest (bist) elektronischer schaltungen und systeme - Google Patents
Verfahren und vorrichtung für eingebetteten eingebauten selbsttest (bist) elektronischer schaltungen und systemeInfo
- Publication number
- ATE399331T1 ATE399331T1 AT02789591T AT02789591T ATE399331T1 AT E399331 T1 ATE399331 T1 AT E399331T1 AT 02789591 T AT02789591 T AT 02789591T AT 02789591 T AT02789591 T AT 02789591T AT E399331 T1 ATE399331 T1 AT E399331T1
- Authority
- AT
- Austria
- Prior art keywords
- controller
- embedded
- test
- external
- bist
- Prior art date
Links
- 239000013598 vector Substances 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318544—Scanning methods, algorithms and patterns
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318555—Control logic
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Tests Of Electronic Circuits (AREA)
- Credit Cards Or The Like (AREA)
- Programmable Controllers (AREA)
- Nitrogen And Oxygen Or Sulfur-Condensed Heterocyclic Ring Systems (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US33658601P | 2001-12-04 | 2001-12-04 | |
| US10/142,556 US6957371B2 (en) | 2001-12-04 | 2002-05-10 | Method and apparatus for embedded built-in self-test (BIST) of electronic circuits and systems |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE399331T1 true ATE399331T1 (de) | 2008-07-15 |
Family
ID=26840211
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT02789591T ATE399331T1 (de) | 2001-12-04 | 2002-11-12 | Verfahren und vorrichtung für eingebetteten eingebauten selbsttest (bist) elektronischer schaltungen und systeme |
Country Status (8)
| Country | Link |
|---|---|
| US (2) | US6957371B2 (de) |
| EP (1) | EP1451599B1 (de) |
| AT (1) | ATE399331T1 (de) |
| AU (1) | AU2002352644A1 (de) |
| CA (1) | CA2468860C (de) |
| DE (1) | DE60227279D1 (de) |
| TW (1) | TWI230329B (de) |
| WO (1) | WO2003048794A1 (de) |
Families Citing this family (70)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6823497B2 (en) | 1999-11-30 | 2004-11-23 | Synplicity, Inc. | Method and user interface for debugging an electronic system |
| US7356786B2 (en) * | 1999-11-30 | 2008-04-08 | Synplicity, Inc. | Method and user interface for debugging an electronic system |
| US7065481B2 (en) * | 1999-11-30 | 2006-06-20 | Synplicity, Inc. | Method and system for debugging an electronic system using instrumentation circuitry and a logic analyzer |
| US7240303B1 (en) | 1999-11-30 | 2007-07-03 | Synplicity, Inc. | Hardware/software co-debugging in a hardware description language |
| US7222315B2 (en) * | 2000-11-28 | 2007-05-22 | Synplicity, Inc. | Hardware-based HDL code coverage and design analysis |
| US7219284B2 (en) * | 2000-12-01 | 2007-05-15 | Texas Instruments Incorporated | Decode logic selecting IC scan path parts |
| US6957371B2 (en) * | 2001-12-04 | 2005-10-18 | Intellitech Corporation | Method and apparatus for embedded built-in self-test (BIST) of electronic circuits and systems |
| US7827510B1 (en) | 2002-06-07 | 2010-11-02 | Synopsys, Inc. | Enhanced hardware debugging with embedded FPGAS in a hardware description language |
| KR100442878B1 (ko) * | 2002-07-08 | 2004-08-02 | 삼성전자주식회사 | 온 칩 롬 테스트 장치 및 방법 |
| DE60216268D1 (de) * | 2002-08-08 | 2007-01-04 | St Microelectronics Srl | Eingebaute Selbsttestschaltung für integrierte Schaltungen |
| TW578160B (en) * | 2002-11-29 | 2004-03-01 | Via Tech Inc | Memory modeling circuit with fault tolerant |
| US7085976B1 (en) * | 2003-02-18 | 2006-08-01 | Xilinx, Inc. | Method and apparatus for hardware co-simulation clocking |
| US7505862B2 (en) * | 2003-03-07 | 2009-03-17 | Salmon Technologies, Llc | Apparatus and method for testing electronic systems |
| US7275191B2 (en) * | 2003-05-09 | 2007-09-25 | Hewlett-Packard Development Company, L.P. | Coverage decoder circuit for performance counter |
| US7415643B2 (en) * | 2003-05-09 | 2008-08-19 | Hewlett-Packard Development Company, L.P. | Coverage circuit for performance counter |
| US7493226B2 (en) * | 2003-06-26 | 2009-02-17 | Hewlett-Packard Development Company, L.P. | Method and construct for enabling programmable, integrated system margin testing |
| US7408258B2 (en) * | 2003-08-20 | 2008-08-05 | Salmon Technologies, Llc | Interconnection circuit and electronic module utilizing same |
| US7149943B2 (en) * | 2004-01-12 | 2006-12-12 | Lucent Technologies Inc. | System for flexible embedded Boundary Scan testing |
| US20050184376A1 (en) * | 2004-02-19 | 2005-08-25 | Salmon Peter C. | System in package |
| AU2005218068B2 (en) * | 2004-03-05 | 2009-03-19 | Garrett Thermal Systems Limited | Testing of embedded systems |
| WO2005085888A1 (en) * | 2004-03-05 | 2005-09-15 | Vfs Technologies Limited | Testing of embedded systems |
| US20050255722A1 (en) * | 2004-05-07 | 2005-11-17 | Salmon Peter C | Micro blade assembly |
| JP4733935B2 (ja) * | 2004-06-29 | 2011-07-27 | 富士通セミコンダクター株式会社 | 試験パターン生成装置、テスト回路試験装置、試験パターン生成方法、テスト回路試験方法、試験パターン生成プログラム、テスト回路試験プログラム、および記録媒体 |
| US7243318B1 (en) | 2004-08-30 | 2007-07-10 | Sprint Communications Company L.P. | Integrated test processor (ITP) for a system on chip (SOC) that includes a network on chip (NOC) |
| US8621304B2 (en) * | 2004-10-07 | 2013-12-31 | Hewlett-Packard Development Company, L.P. | Built-in self-test system and method for an integrated circuit |
| US7240267B2 (en) * | 2004-11-08 | 2007-07-03 | Marvell International Ltd. | System and method for conducting BIST operations |
| US7427809B2 (en) * | 2004-12-16 | 2008-09-23 | Salmon Technologies, Llc | Repairable three-dimensional semiconductor subsystem |
| US20070007983A1 (en) * | 2005-01-06 | 2007-01-11 | Salmon Peter C | Semiconductor wafer tester |
| US20070023889A1 (en) * | 2005-08-01 | 2007-02-01 | Salmon Peter C | Copper substrate with feedthroughs and interconnection circuits |
| US20070023923A1 (en) * | 2005-08-01 | 2007-02-01 | Salmon Peter C | Flip chip interface including a mixed array of heat bumps and signal bumps |
| US20070023904A1 (en) * | 2005-08-01 | 2007-02-01 | Salmon Peter C | Electro-optic interconnection apparatus and method |
| US7586747B2 (en) | 2005-08-01 | 2009-09-08 | Salmon Technologies, Llc. | Scalable subsystem architecture having integrated cooling channels |
| US7490279B1 (en) * | 2005-09-29 | 2009-02-10 | National Semiconductor Corporation | Test interface for random access memory (RAM) built-in self-test (BIST) |
| JP4761910B2 (ja) * | 2005-10-05 | 2011-08-31 | 株式会社東芝 | 不揮発性半導体記憶装置及びそれを用いた不揮発性メモリシステム |
| US7555639B2 (en) * | 2006-01-31 | 2009-06-30 | Verigy (Singapore) Pte. Ltd. | Method for configuring a data formatting process using configuration values of a highest priority for each of a number of configuration keys storing in several configuration layers |
| US20080288919A1 (en) * | 2007-05-14 | 2008-11-20 | Microsoft Corporation | Encoding of Symbol Table in an Executable |
| JP2008108326A (ja) * | 2006-10-24 | 2008-05-08 | Toshiba Corp | 記憶装置およびその自己テスト方法 |
| US7568139B2 (en) * | 2006-12-12 | 2009-07-28 | Inovys Corporation | Process for identifying the location of a break in a scan chain in real time |
| US7475315B1 (en) * | 2007-01-10 | 2009-01-06 | Altera Corporation | Configurable built in self test circuitry for testing memory arrays |
| TWI338252B (en) * | 2007-01-19 | 2011-03-01 | Novatek Microelectronics Corp | Method and device for improving debug time of a monitor |
| US20080258704A1 (en) * | 2007-04-23 | 2008-10-23 | Ryskoski Matthew S | Method and apparatus for identifying broken pins in a test socket |
| US8175099B2 (en) | 2007-05-14 | 2012-05-08 | Microsoft Corporation | Embedded system development platform |
| TWI369652B (en) * | 2008-04-25 | 2012-08-01 | Novatek Microelectronics Corp | Data transformation method and related device for a testing system |
| US7936172B2 (en) * | 2008-09-30 | 2011-05-03 | Honeywell International Inc. | Automatic test equipment self test |
| US8775884B2 (en) | 2009-03-04 | 2014-07-08 | Alcatel Lucent | Method and apparatus for position-based scheduling for JTAG systems |
| US8719649B2 (en) | 2009-03-04 | 2014-05-06 | Alcatel Lucent | Method and apparatus for deferred scheduling for JTAG systems |
| US8677198B2 (en) * | 2009-03-04 | 2014-03-18 | Alcatel Lucent | Method and apparatus for system testing using multiple processors |
| US8621301B2 (en) * | 2009-03-04 | 2013-12-31 | Alcatel Lucent | Method and apparatus for virtual in-circuit emulation |
| US20100312934A1 (en) * | 2009-06-05 | 2010-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and Method for Multi-Protocol Bus Communications |
| US8522097B2 (en) * | 2010-03-16 | 2013-08-27 | Qualcomm Incorporated | Logic built-in self-test programmable pattern bit mask |
| US8601013B2 (en) | 2010-06-10 | 2013-12-03 | Micron Technology, Inc. | Analyzing data using a hierarchical structure |
| US8726253B2 (en) * | 2011-01-25 | 2014-05-13 | Micron Technology, Inc. | Method and apparatus for compiling regular expressions |
| WO2012103146A2 (en) | 2011-01-25 | 2012-08-02 | Micron Technology, Inc. | Utilizing special purpose elements to implement a fsm |
| CN103443767B (zh) | 2011-01-25 | 2016-01-20 | 美光科技公司 | 展开量化以控制自动机的入度和/或出度 |
| EP2668576B1 (de) | 2011-01-25 | 2024-04-24 | Micron Technology, INC. | Statusgruppierung zur verwendung von elementen |
| US8570820B2 (en) | 2011-03-08 | 2013-10-29 | International Business Machines Corporation | Selectable repair pass masking |
| ES2422905T3 (es) * | 2011-03-25 | 2013-09-16 | Thales Deutschland Gmbh | Detector para la detección de un movimiento en frio de un vehículo de ferrocarril y método para su operación |
| US8880968B2 (en) | 2011-04-26 | 2014-11-04 | Texas Instruments Incorporated | Interposer having functional leads, TAP, trigger unit, and monitor circuitry |
| WO2013060361A1 (en) * | 2011-10-25 | 2013-05-02 | Advantest (Singapore) Pte. Ltd. | Automatic test equipment |
| US9183105B2 (en) | 2013-02-04 | 2015-11-10 | Alcatel Lucent | Systems and methods for dynamic scan scheduling |
| US20150026528A1 (en) * | 2013-07-16 | 2015-01-22 | Manuel A. d'Abreu | Controller based memory evaluation |
| CN103744009B (zh) * | 2013-12-17 | 2016-12-07 | 记忆科技(深圳)有限公司 | 一种串行传输芯片测试方法、系统及集成芯片 |
| US9791503B1 (en) | 2015-09-30 | 2017-10-17 | Integrated Device Technology, Inc. | Packaged oscillators with built-in self-test circuits that support resonator testing with reduced pin count |
| US10067854B2 (en) * | 2016-10-25 | 2018-09-04 | Xilinx, Inc. | System and method for debugging software executed as a hardware simulation |
| JP7086634B2 (ja) * | 2018-02-20 | 2022-06-20 | キヤノン株式会社 | 撮像装置及びその検査方法、並びに撮像システム |
| JP7089440B2 (ja) * | 2018-08-28 | 2022-06-22 | ルネサスエレクトロニクス株式会社 | 半導体装置及びその自己診断の制御方法 |
| WO2020077107A1 (en) * | 2018-10-10 | 2020-04-16 | Nvidia Corporation | Test systems for executing self-testing in deployed automotive platforms |
| CN109412605B (zh) * | 2018-11-05 | 2022-06-21 | 安庆师范大学 | 基于fdr的最大相容块的向量压缩方法、装置及系统 |
| US11209483B2 (en) * | 2020-02-28 | 2021-12-28 | Micron Technology, Inc. | Controller accessible test access port controls |
| CN114327516A (zh) * | 2021-12-29 | 2022-04-12 | 苏州洪芯集成电路有限公司 | 一种修改芯片系统存储器进行烧录的电路及方法 |
Family Cites Families (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3651315A (en) * | 1970-05-14 | 1972-03-21 | Collins Radio Co | Digital products inspection system |
| US4369511A (en) * | 1979-11-21 | 1983-01-18 | Nippon Telegraph & Telephone Public Corp. | Semiconductor memory test equipment |
| US4752053A (en) * | 1984-06-25 | 1988-06-21 | Dsl Dynamic Sciences Limited | Railway vehicle motion detector |
| JPS61151592A (ja) * | 1984-12-20 | 1986-07-10 | インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ション | 表示装置 |
| US4989207A (en) * | 1988-11-23 | 1991-01-29 | John Fluke Mfg. Co., Inc. | Automatic verification of kernel circuitry based on analysis of memory accesses |
| US5051720A (en) * | 1989-11-13 | 1991-09-24 | Secure Telecom, Inc. | Remote control system using power line of remote site |
| US5144230A (en) * | 1990-11-26 | 1992-09-01 | The Boeing Company | Method and system for testing integrated circuits by cycle stealing |
| US5355493A (en) * | 1991-11-20 | 1994-10-11 | International Business Machines Corporation | System for encoding units of entity/relationship data to include prefixes with codes for length, action, and unit identifier |
| US5640521A (en) * | 1992-06-17 | 1997-06-17 | Texas Instruments Incorporated | Addressable shadow port and protocol with remote I/O, contol and interrupt ports |
| EP1191457A2 (de) * | 1994-03-22 | 2002-03-27 | Hyperchip Inc. | Monolithische Systeme mit dynamisch fokusierter Ein-/Ausgabe |
| US5499249A (en) * | 1994-05-31 | 1996-03-12 | At&T Corp. | Method and apparatus for test generation and fault simulation for sequential circuits with embedded random access memories (RAMs) |
| US5553063A (en) * | 1994-09-12 | 1996-09-03 | Dickson; William D. | Voice over data communication system |
| US5761489A (en) | 1995-04-17 | 1998-06-02 | Motorola Inc. | Method and apparatus for scan testing with extended test vector storage in a multi-purpose memory system |
| US5638004A (en) * | 1995-05-16 | 1997-06-10 | The United States Of America As Represented By The Secretary Of The Navy | Multiconductor continuity and intermittent fault analyzer with dynamic stimulation |
| JP3059076B2 (ja) * | 1995-06-19 | 2000-07-04 | シャープ株式会社 | 不揮発性半導体記憶装置 |
| US5799023A (en) * | 1995-07-19 | 1998-08-25 | Matsushita Electric Industrial Co., Ltd. | Message receiver |
| US5675540A (en) * | 1996-01-22 | 1997-10-07 | Micron Quantum Devices, Inc. | Non-volatile memory system having internal data verification test mode |
| US6000048A (en) * | 1996-08-14 | 1999-12-07 | Cirrus Logic, Inc. | Combined logic and memory circuit with built-in memory test |
| US6144327A (en) * | 1996-08-15 | 2000-11-07 | Intellectual Property Development Associates Of Connecticut, Inc. | Programmably interconnected programmable devices |
| US5771240A (en) * | 1996-11-14 | 1998-06-23 | Hewlett-Packard Company | Test systems for obtaining a sample-on-the-fly event trace for an integrated circuit with an integrated debug trigger apparatus and an external pulse pin |
| US5878051A (en) * | 1997-02-05 | 1999-03-02 | Lockheed Martin Corp. | Assembly-level bist using field-programmable gate array |
| US5968192A (en) * | 1997-05-09 | 1999-10-19 | Artisan Components, Inc. | Programmable universal test interface and method for making the same |
| KR100272672B1 (ko) * | 1997-12-31 | 2000-11-15 | 윤종용 | 다이나믹 씨모오스 회로 |
| US6651202B1 (en) * | 1999-01-26 | 2003-11-18 | Lsi Logic Corporation | Built-in self repair circuitry utilizing permanent record of defects |
| US6088274A (en) * | 1999-02-18 | 2000-07-11 | Texas Instruments Incorporated | Method and device for testing a semiconductor serial access memory device through a main memory |
| US6427216B1 (en) * | 1999-03-11 | 2002-07-30 | Agere Systems Guardian Corp. | Integrated circuit testing using a high speed data interface bus |
| JP2000285694A (ja) * | 1999-03-30 | 2000-10-13 | Mitsubishi Electric Corp | 半導体記憶装置および半導体記憶装置を搭載する半導体集積回路装置 |
| US6590417B1 (en) * | 2001-04-03 | 2003-07-08 | Cypress Semiconductor Corporation | Cascadable bus based crossbar switch in a programmable logic device |
| US6985975B1 (en) * | 2001-06-29 | 2006-01-10 | Sanera Systems, Inc. | Packet lockstep system and method |
| US6957371B2 (en) * | 2001-12-04 | 2005-10-18 | Intellitech Corporation | Method and apparatus for embedded built-in self-test (BIST) of electronic circuits and systems |
-
2002
- 2002-05-10 US US10/142,556 patent/US6957371B2/en not_active Expired - Fee Related
- 2002-11-12 DE DE60227279T patent/DE60227279D1/de not_active Expired - Lifetime
- 2002-11-12 EP EP02789591A patent/EP1451599B1/de not_active Expired - Lifetime
- 2002-11-12 AU AU2002352644A patent/AU2002352644A1/en not_active Abandoned
- 2002-11-12 CA CA002468860A patent/CA2468860C/en not_active Expired - Fee Related
- 2002-11-12 WO PCT/US2002/036246 patent/WO2003048794A1/en not_active Ceased
- 2002-11-12 AT AT02789591T patent/ATE399331T1/de not_active IP Right Cessation
- 2002-11-28 TW TW091134618A patent/TWI230329B/zh not_active IP Right Cessation
-
2005
- 2005-05-16 US US11/130,332 patent/US7467342B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US20030106004A1 (en) | 2003-06-05 |
| EP1451599B1 (de) | 2008-06-25 |
| CA2468860C (en) | 2009-05-19 |
| AU2002352644A1 (en) | 2003-06-17 |
| US6957371B2 (en) | 2005-10-18 |
| WO2003048794A1 (en) | 2003-06-12 |
| DE60227279D1 (de) | 2008-08-07 |
| TW200301420A (en) | 2003-07-01 |
| US7467342B2 (en) | 2008-12-16 |
| US20050210352A1 (en) | 2005-09-22 |
| HK1069207A1 (en) | 2005-05-13 |
| TWI230329B (en) | 2005-04-01 |
| EP1451599A1 (de) | 2004-09-01 |
| EP1451599A4 (de) | 2005-05-18 |
| CA2468860A1 (en) | 2003-06-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE399331T1 (de) | Verfahren und vorrichtung für eingebetteten eingebauten selbsttest (bist) elektronischer schaltungen und systeme | |
| DE602004012714D1 (de) | Verfahren und vorrichtung zum prüfen integrierter schaltungen | |
| EP1275183A4 (de) | Verfahren und vorrichtung zur bereitstellung eines optimierten zugangs zu schaltungen zum debuggen, programmieren und prüfen | |
| US6016563A (en) | Method and apparatus for testing a logic design of a programmable logic device | |
| GB9925586D0 (en) | Programmable JTAG network architecture to support proprietary debug protocol | |
| ATE370423T1 (de) | Verfahren und vorrichtung zur optimierten parallelen prüfung und zum zugriff auf elektronische schaltung | |
| CN113157501B (zh) | 一种基于ate测试机的微系统模块ac参数测试方法 | |
| JPH10221413A5 (de) | ||
| ATE433119T1 (de) | System und verfahren zum testen integrierter schaltungen | |
| GB2382663A (en) | System and method for testing integrated circuit devices | |
| US6747473B2 (en) | Device under interface card with on-board testing | |
| ATE293797T1 (de) | Testzugriffs-portsteuerungsvorrichtung (tap) und verfahren zur beseitigung interner intermediärer abtastprüffehler | |
| CN101140298A (zh) | 用于单板上的jtag链路的测试访问端口的复位装置 | |
| ATE456058T1 (de) | Verfahren und vorrichtung zum prüfen von sockeln in der schaltung | |
| DE69828877D1 (de) | Testsystem für integrierte schaltkreise mit wenigstens einem quasi-autonomen testinstrument | |
| US7395472B2 (en) | Method and a unit for programming a memory | |
| US6986087B2 (en) | Method and apparatus for improving testability of I/O driver/receivers | |
| TW200506404A (en) | Method and apparatus for testing integrated circuits | |
| DE602004000226D1 (de) | Parallele Prüfung von Intergrierten Schaltungen | |
| MY122055A (en) | Method of testing integrated circuits | |
| TW200510738A (en) | Universal test platform and test method for latch-up | |
| Ionel et al. | Normalized Cross Correlation based Solution for Automated Optical Inspection during Boundary Scan Testing | |
| KR20050030253A (ko) | 국제 공동 테스트 액션 그룹에 의한 입출력 테스트를 위한인터페이스 장치 | |
| CN106802815A (zh) | 一种串口闪存在线烧录方法、装置、系统和电子设备 | |
| SE9603634D0 (sv) | Testapparat, särskilt för elektroniska styrapparater imotorfordon |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |