ATE393473T1 - Verfahren zur herstellung eines verbundsubstrats - Google Patents
Verfahren zur herstellung eines verbundsubstratsInfo
- Publication number
- ATE393473T1 ATE393473T1 AT04291472T AT04291472T ATE393473T1 AT E393473 T1 ATE393473 T1 AT E393473T1 AT 04291472 T AT04291472 T AT 04291472T AT 04291472 T AT04291472 T AT 04291472T AT E393473 T1 ATE393473 T1 AT E393473T1
- Authority
- AT
- Austria
- Prior art keywords
- material compound
- source substrate
- thermal annealing
- splitting area
- predetermined splitting
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/12—Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Recrystallisation Techniques (AREA)
- Investigating Or Analysing Materials By Optical Means (AREA)
- Laminated Bodies (AREA)
- Polymers With Sulfur, Phosphorus Or Metals In The Main Chain (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04291472A EP1605505B1 (de) | 2004-06-11 | 2004-06-11 | Verfahren zur Herstellung eines Verbundsubstrats |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE393473T1 true ATE393473T1 (de) | 2008-05-15 |
Family
ID=34931172
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT04291472T ATE393473T1 (de) | 2004-06-11 | 2004-06-11 | Verfahren zur herstellung eines verbundsubstrats |
Country Status (5)
Country | Link |
---|---|
US (2) | US7217639B2 (de) |
EP (1) | EP1605505B1 (de) |
JP (1) | JP4343148B2 (de) |
AT (1) | ATE393473T1 (de) |
DE (1) | DE602004013292T2 (de) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5044195B2 (ja) * | 2006-11-10 | 2012-10-10 | 信越化学工業株式会社 | Soq基板の製造方法 |
FR2914488B1 (fr) * | 2007-03-30 | 2010-08-27 | Soitec Silicon On Insulator | Substrat chauffage dope |
FR2915625B1 (fr) * | 2007-04-27 | 2009-10-02 | Soitec Silicon On Insulator | Procede de transfert d'une couche epitaxiale |
EP2103632A1 (de) * | 2008-03-20 | 2009-09-23 | Ineos Europe Limited | Polimerisationsverfahren |
US8698106B2 (en) * | 2008-04-28 | 2014-04-15 | Varian Semiconductor Equipment Associates, Inc. | Apparatus for detecting film delamination and a method thereof |
FR3132787A1 (fr) * | 2022-02-14 | 2023-08-18 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Procédé de suivi de fragilisation d’une interface entre un substrat et une couche et dispositif permettant un tel suivi |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09213652A (ja) * | 1996-02-01 | 1997-08-15 | Semiconductor Energy Lab Co Ltd | レーザーアニール装置 |
US6033974A (en) * | 1997-05-12 | 2000-03-07 | Silicon Genesis Corporation | Method for controlled cleaving process |
US5877070A (en) * | 1997-05-31 | 1999-03-02 | Max-Planck Society | Method for the transfer of thin layers of monocrystalline material to a desirable substrate |
US6166354A (en) * | 1997-06-16 | 2000-12-26 | Advanced Micro Devices, Inc. | System and apparatus for in situ monitoring and control of annealing in semiconductor fabrication |
FR2767416B1 (fr) * | 1997-08-12 | 1999-10-01 | Commissariat Energie Atomique | Procede de fabrication d'un film mince de materiau solide |
US5882987A (en) * | 1997-08-26 | 1999-03-16 | International Business Machines Corporation | Smart-cut process for the production of thin semiconductor material films |
US6425971B1 (en) * | 2000-05-10 | 2002-07-30 | Silverbrook Research Pty Ltd | Method of fabricating devices incorporating microelectromechanical systems using UV curable tapes |
US20040087042A1 (en) * | 2002-08-12 | 2004-05-06 | Bruno Ghyselen | Method and apparatus for adjusting the thickness of a layer of semiconductor material |
EP1429381B1 (de) * | 2002-12-10 | 2011-07-06 | S.O.I.Tec Silicon on Insulator Technologies | Verfahren zur Herstellung eines Verbundmaterials |
-
2004
- 2004-06-11 EP EP04291472A patent/EP1605505B1/de not_active Expired - Lifetime
- 2004-06-11 AT AT04291472T patent/ATE393473T1/de not_active IP Right Cessation
- 2004-06-11 DE DE602004013292T patent/DE602004013292T2/de not_active Expired - Lifetime
- 2004-12-03 US US11/004,408 patent/US7217639B2/en not_active Expired - Fee Related
-
2005
- 2005-06-13 JP JP2005172713A patent/JP4343148B2/ja not_active Expired - Fee Related
-
2006
- 2006-12-28 US US11/617,345 patent/US20070105246A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
JP2006041488A (ja) | 2006-02-09 |
US20050277269A1 (en) | 2005-12-15 |
JP4343148B2 (ja) | 2009-10-14 |
EP1605505A1 (de) | 2005-12-14 |
US20070105246A1 (en) | 2007-05-10 |
DE602004013292D1 (de) | 2008-06-05 |
EP1605505B1 (de) | 2008-04-23 |
DE602004013292T2 (de) | 2009-05-28 |
US7217639B2 (en) | 2007-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE515794T1 (de) | Verfahren zur herstellung eines geoi-wafers (germanium on insulator) | |
ATE420461T1 (de) | Verfahren zum herstellen von zusammengesetzten wafern | |
ATE383656T1 (de) | Verfahren zur herstellung eines verbundmaterials und verfahren zur auswahl eines wafers | |
DE502006002303D1 (de) | Verfahren und Vorrichtung zur Herstellung von innenvergüteten Glasrohren | |
WO2005086226A8 (fr) | Traitement thermique d’amelioration de la qualite d’une couche mince prelevee | |
WO2005048221A8 (en) | Display device and method for fabricating the same | |
DE502005004156D1 (de) | Verfahren zur Herstellung eines Mehrlagenrohres | |
DE602008005556D1 (de) | Verfahren zur Herstellung beschichteter Paneele und beschichtetes Paneel | |
WO2004106253A8 (ja) | 化学強化ガラスおよびその製造方法 | |
ATE422997T1 (de) | Pressverform-werkzeug sowie verfahren zur herstellung eines bauteils durch pressverformung | |
DE60336543D1 (de) | Verfahren zur Herstellung einer heteroepitaktischen Mikrostruktur | |
TW200639969A (en) | Treatmeny of a removed layer of Si1-yGey | |
ATE491225T1 (de) | Verfahren zur herstellung dünner schichten, die mikrokomponenten enthalten | |
DE602006016959D1 (de) | Verfahren und vorrichtung zur herstellung eines formteils aus kunststoff | |
TW200520087A (en) | Process for obtaining a thin layer of increased quality by co-implantation and thermal annealing | |
EP1429381A3 (de) | Verfahren zur Herstellung eines Verbundmaterials | |
ATE393473T1 (de) | Verfahren zur herstellung eines verbundsubstrats | |
DE602007008832D1 (de) | Geformte verbundstoffe und herstellungsverfahren dafür | |
SG151235A1 (en) | Glass substrate for magnetic disc and manufacturing method thereof | |
ATE409565T1 (de) | Verfahren zur herstellung eines gegenstands aus verbundwerkstoff | |
TW200701401A (en) | Semiconductor devices and methods of manufacture thereof | |
ATE429713T1 (de) | Verfahren zum herstellen eines piezoelektrischen bauteils | |
ATE483833T1 (de) | Verfahren zur herstellung oberflächenmodifizierter werkstücke | |
ATE511210T1 (de) | Verfahren für das herstellen eines soi wafers | |
WO2008095526A3 (de) | Verfahren zum aufbringen einer struktur auf ein halbleiterbauelement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |