ATE231256T1 - Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic) - Google Patents

Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic)

Info

Publication number
ATE231256T1
ATE231256T1 AT98921512T AT98921512T ATE231256T1 AT E231256 T1 ATE231256 T1 AT E231256T1 AT 98921512 T AT98921512 T AT 98921512T AT 98921512 T AT98921512 T AT 98921512T AT E231256 T1 ATE231256 T1 AT E231256T1
Authority
AT
Austria
Prior art keywords
processor
asic
application
integrated circuit
specific integrated
Prior art date
Application number
AT98921512T
Other languages
English (en)
Inventor
Olli Piirainen
Aki Happonen
Original Assignee
Nokia Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nokia Corp filed Critical Nokia Corp
Application granted granted Critical
Publication of ATE231256T1 publication Critical patent/ATE231256T1/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4208Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus
    • G06F13/4213Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus with asynchronous protocol

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Information Transfer Systems (AREA)
  • Exchange Systems With Centralized Control (AREA)
  • Multi Processors (AREA)
  • Electrotherapy Devices (AREA)
  • Diaphragms For Electromechanical Transducers (AREA)
  • Small-Scale Networks (AREA)
  • Hardware Redundancy (AREA)
AT98921512T 1997-05-15 1998-05-12 Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic) ATE231256T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FI972091A FI105727B (fi) 1997-05-15 1997-05-15 Menetelmä ja järjestely prosessorin liittämiseksi ASIC-piiriin
PCT/FI1998/000402 WO1998052123A2 (en) 1997-05-15 1998-05-12 Method and arrangement for connecting processor to asic

Publications (1)

Publication Number Publication Date
ATE231256T1 true ATE231256T1 (de) 2003-02-15

Family

ID=8548861

Family Applications (1)

Application Number Title Priority Date Filing Date
AT98921512T ATE231256T1 (de) 1997-05-15 1998-05-12 Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic)

Country Status (10)

Country Link
US (1) US6654844B1 (de)
EP (1) EP0988603B1 (de)
JP (1) JP2001526810A (de)
CN (1) CN1256769A (de)
AT (1) ATE231256T1 (de)
AU (1) AU736765B2 (de)
DE (1) DE69810769T2 (de)
FI (1) FI105727B (de)
NO (1) NO995556D0 (de)
WO (1) WO1998052123A2 (de)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1999066392A1 (en) 1998-06-17 1999-12-23 Nokia Networks Oy An interface apparatus for connecting devices operating at different clock rates, and a method of operating the interface
US6789153B1 (en) * 2001-02-20 2004-09-07 Lsi Logic Corporation Bridge for coupling digital signal processor to on-chip bus as slave

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0340901A3 (de) 1988-03-23 1992-12-30 Du Pont Pixel Systems Limited Zugriffsystem für Speicher mit doppelter Anschlussstelle
GB2217064A (en) 1988-03-23 1989-10-18 Benchmark Technologies Interfacing asynchronous processors
US5335338A (en) 1991-05-31 1994-08-02 Micro Solutions, Inc. General purpose parallel port interface
US5255375A (en) * 1992-01-10 1993-10-19 Digital Equipment Corporation High performance interface between an asynchronous bus and one or more processors or the like
US5339395A (en) * 1992-09-17 1994-08-16 Delco Electronics Corporation Interface circuit for interfacing a peripheral device with a microprocessor operating in either a synchronous or an asynchronous mode
US5325491A (en) * 1993-04-13 1994-06-28 International Business Machines Corporation Method and apparatus for extending a computer bus
US5428623A (en) * 1993-07-01 1995-06-27 Tandem Computers Incorporated Scannable interface to nonscannable microprocessor
US5758107A (en) * 1994-02-14 1998-05-26 Motorola Inc. System for offloading external bus by coupling peripheral device to data processor through interface logic that emulate the characteristics of the external bus
US5680594A (en) 1995-05-24 1997-10-21 Eastman Kodak Company Asic bus interface having a master state machine and a plurality of synchronizing state machines for controlling subsystems operating at different clock frequencies
US5987590A (en) * 1996-04-02 1999-11-16 Texas Instruments Incorporated PC circuits, systems and methods

Also Published As

Publication number Publication date
CN1256769A (zh) 2000-06-14
WO1998052123A3 (en) 1999-02-04
JP2001526810A (ja) 2001-12-18
AU736765B2 (en) 2001-08-02
NO995556L (no) 1999-11-12
AU7433898A (en) 1998-12-08
DE69810769D1 (de) 2003-02-20
FI972091A0 (fi) 1997-05-15
EP0988603A2 (de) 2000-03-29
EP0988603B1 (de) 2003-01-15
DE69810769T2 (de) 2003-09-25
WO1998052123A2 (en) 1998-11-19
FI105727B (fi) 2000-09-29
FI972091A (fi) 1998-11-16
NO995556D0 (no) 1999-11-12
US6654844B1 (en) 2003-11-25

Similar Documents

Publication Publication Date Title
ATE91545T1 (de) Vorrichtung und verfahren zur eichung eines fuehlersystems.
DE50014957D1 (de) System zur Erzeugung eines Signals zur Übertragung von Informationen
DE3789184D1 (de) System zur Erzeugung eines interpolierten Signals.
EP0909031A3 (de) Synchrone Verzögerungsschaltung
DE69711781D1 (de) Vorrichtung zum Erzeugen von Eingangsdaten für einen Interpolator
DE59611337D1 (de) Synchrones digitales Übertragungssystem
DE68920089D1 (de) Schaltung zur Verarbeitung eines sich zeitlich ändernden Signals.
DE69810769D1 (de) Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic)
EP0829963A3 (de) Taktschema
KR920702095A (ko) 2진 정보를 부호화하는 디지탈 회로
DE60135699D1 (de) Verfahren und Vorrichtung zur Korrektion von QDM-Schwankungen eines Navigationssystems
DE68917113D1 (de) Datenverarbeitungsvorrichtung für ein elektronisches Musikinstrument.
EP0933779A3 (de) Halbleiterspeichereinrichtung
DE3751438D1 (de) Schaltung zur Erzeugung eines pulsförmigen Ausgangssignales aus drei binären Eingangssignalen.
DE69028129D1 (de) Schaltungen zur Erzeugung eines interpolarisierten Signals
DE19881770D2 (de) Einheit und Verfahren zum Transformieren und Sichtbarmachen von akustischen Signalen
DE60013674D1 (de) Schaltung zur Erzeugung eines Signals bei Erkennung des Wertes Null in binären Daten
FR2656721B1 (fr) Dispositif generateur de signaux sonores.
DE59004640D1 (de) Verfahren zur korrektur eines ermittelten, fehlerbehafteten istwertes eines oberschwingungsbehafteten signals und schaltungsanordnung zur durchführung dieses verfahrens.
TW362180B (en) Method and apparatus for time pulse signal of the synchronized data processing system
JPS6476165A (en) Data interpolation device
SE9900832D0 (sv) Datorsystem
KR970009197A (ko) 동기 신호 판별 장치
ATE189750T1 (de) Schaltungsanordnung zur synchronen takterzeugung wenigstens zweier taktsignale
KR930004866A (ko) 고속 데이타 송수신 인터페이스 회로 및 방법

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties