FI972091A0 - Foerfarande och arrangemang foer att anslutna en processor till en ASIC-krets - Google Patents

Foerfarande och arrangemang foer att anslutna en processor till en ASIC-krets

Info

Publication number
FI972091A0
FI972091A0 FI972091A FI972091A FI972091A0 FI 972091 A0 FI972091 A0 FI 972091A0 FI 972091 A FI972091 A FI 972091A FI 972091 A FI972091 A FI 972091A FI 972091 A0 FI972091 A0 FI 972091A0
Authority
FI
Finland
Prior art keywords
asic
processor
anlutlutna
krets
foerfarande
Prior art date
Application number
FI972091A
Other languages
English (en)
Other versions
FI105727B (fi
FI972091A (fi
Inventor
Olli Piirainen
Aki Happonen
Original Assignee
Nokia Telecommunications Oy
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nokia Telecommunications Oy filed Critical Nokia Telecommunications Oy
Publication of FI972091A0 publication Critical patent/FI972091A0/fi
Priority to FI972091A priority Critical patent/FI105727B/fi
Priority to CN98805140A priority patent/CN1256769A/zh
Priority to EP98921512A priority patent/EP0988603B1/en
Priority to JP54884098A priority patent/JP2001526810A/ja
Priority to PCT/FI1998/000402 priority patent/WO1998052123A2/en
Priority to AU74338/98A priority patent/AU736765B2/en
Priority to AT98921512T priority patent/ATE231256T1/de
Priority to US09/423,134 priority patent/US6654844B1/en
Priority to DE69810769T priority patent/DE69810769T2/de
Publication of FI972091A publication Critical patent/FI972091A/fi
Priority to NO995556A priority patent/NO995556D0/no
Application granted granted Critical
Publication of FI105727B publication Critical patent/FI105727B/fi

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4208Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus
    • G06F13/4213Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus with asynchronous protocol

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Information Transfer Systems (AREA)
  • Exchange Systems With Centralized Control (AREA)
  • Multi Processors (AREA)
  • Electrotherapy Devices (AREA)
  • Diaphragms For Electromechanical Transducers (AREA)
  • Small-Scale Networks (AREA)
  • Hardware Redundancy (AREA)
FI972091A 1997-05-15 1997-05-15 Menetelmä ja järjestely prosessorin liittämiseksi ASIC-piiriin FI105727B (fi)

Priority Applications (10)

Application Number Priority Date Filing Date Title
FI972091A FI105727B (fi) 1997-05-15 1997-05-15 Menetelmä ja järjestely prosessorin liittämiseksi ASIC-piiriin
PCT/FI1998/000402 WO1998052123A2 (en) 1997-05-15 1998-05-12 Method and arrangement for connecting processor to asic
EP98921512A EP0988603B1 (en) 1997-05-15 1998-05-12 Method and arrangement for connecting processor to asic
JP54884098A JP2001526810A (ja) 1997-05-15 1998-05-12 プロセッサをasicに接続する方法及び構成体
CN98805140A CN1256769A (zh) 1997-05-15 1998-05-12 将处理器连接到asic的方法和装置
AU74338/98A AU736765B2 (en) 1997-05-15 1998-05-12 Method and arrangement for connecting processor to ASIC
AT98921512T ATE231256T1 (de) 1997-05-15 1998-05-12 Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic)
US09/423,134 US6654844B1 (en) 1997-05-15 1998-05-12 Method and arrangement for connecting processor to ASIC
DE69810769T DE69810769T2 (de) 1997-05-15 1998-05-12 Verfahren und vorrichtung zur verbindung eines prozessors mit einer anwendungsspezifischen integrierten schaltung (asic)
NO995556A NO995556D0 (no) 1997-05-15 1999-11-12 Fremgangsmåte og anordning for å forbinde en prosessor med en ASIC

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FI972091A FI105727B (fi) 1997-05-15 1997-05-15 Menetelmä ja järjestely prosessorin liittämiseksi ASIC-piiriin
FI972091 1997-05-15

Publications (3)

Publication Number Publication Date
FI972091A0 true FI972091A0 (fi) 1997-05-15
FI972091A FI972091A (fi) 1998-11-16
FI105727B FI105727B (fi) 2000-09-29

Family

ID=8548861

Family Applications (1)

Application Number Title Priority Date Filing Date
FI972091A FI105727B (fi) 1997-05-15 1997-05-15 Menetelmä ja järjestely prosessorin liittämiseksi ASIC-piiriin

Country Status (10)

Country Link
US (1) US6654844B1 (fi)
EP (1) EP0988603B1 (fi)
JP (1) JP2001526810A (fi)
CN (1) CN1256769A (fi)
AT (1) ATE231256T1 (fi)
AU (1) AU736765B2 (fi)
DE (1) DE69810769T2 (fi)
FI (1) FI105727B (fi)
NO (1) NO995556D0 (fi)
WO (1) WO1998052123A2 (fi)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1999066392A1 (en) 1998-06-17 1999-12-23 Nokia Networks Oy An interface apparatus for connecting devices operating at different clock rates, and a method of operating the interface
US6789153B1 (en) * 2001-02-20 2004-09-07 Lsi Logic Corporation Bridge for coupling digital signal processor to on-chip bus as slave

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0340901A3 (en) 1988-03-23 1992-12-30 Du Pont Pixel Systems Limited Access system for dual port memory
GB2217064A (en) 1988-03-23 1989-10-18 Benchmark Technologies Interfacing asynchronous processors
US5335338A (en) 1991-05-31 1994-08-02 Micro Solutions, Inc. General purpose parallel port interface
US5255375A (en) * 1992-01-10 1993-10-19 Digital Equipment Corporation High performance interface between an asynchronous bus and one or more processors or the like
US5339395A (en) * 1992-09-17 1994-08-16 Delco Electronics Corporation Interface circuit for interfacing a peripheral device with a microprocessor operating in either a synchronous or an asynchronous mode
US5325491A (en) * 1993-04-13 1994-06-28 International Business Machines Corporation Method and apparatus for extending a computer bus
US5428623A (en) * 1993-07-01 1995-06-27 Tandem Computers Incorporated Scannable interface to nonscannable microprocessor
US5758107A (en) * 1994-02-14 1998-05-26 Motorola Inc. System for offloading external bus by coupling peripheral device to data processor through interface logic that emulate the characteristics of the external bus
US5680594A (en) 1995-05-24 1997-10-21 Eastman Kodak Company Asic bus interface having a master state machine and a plurality of synchronizing state machines for controlling subsystems operating at different clock frequencies
US5987590A (en) * 1996-04-02 1999-11-16 Texas Instruments Incorporated PC circuits, systems and methods

Also Published As

Publication number Publication date
CN1256769A (zh) 2000-06-14
WO1998052123A3 (en) 1999-02-04
JP2001526810A (ja) 2001-12-18
AU736765B2 (en) 2001-08-02
NO995556L (no) 1999-11-12
AU7433898A (en) 1998-12-08
DE69810769D1 (de) 2003-02-20
EP0988603A2 (en) 2000-03-29
ATE231256T1 (de) 2003-02-15
EP0988603B1 (en) 2003-01-15
DE69810769T2 (de) 2003-09-25
WO1998052123A2 (en) 1998-11-19
FI105727B (fi) 2000-09-29
FI972091A (fi) 1998-11-16
NO995556D0 (no) 1999-11-12
US6654844B1 (en) 2003-11-25

Similar Documents

Publication Publication Date Title
EP1024663A3 (en) Image processing device
CA2065853A1 (en) Asynchronous signal extracting circuit
WO2003039061A3 (en) Clock domain crossing fifo
HUP9901766A2 (hu) Aszinkron adatátviteli módú rendszer, valamint eljárás felhasználó információ továbbítására ilyen rendszer aszinkron adatátviteli módú celláiban
DK0470140T3 (da) Apparat og metode til kalibrering af et sensorsystem
SE9500289L (sv) Dataöverföringssystem
ATE322774T1 (de) Synchrones digitales übertragungssystem
FI972091A0 (fi) Foerfarande och arrangemang foer att anslutna en processor till en ASIC-krets
TW373401B (en) Image signal processing circuit
HUP9902497A2 (hu) Optikai felvételi eljárás és készülék az eljárás foganatosítására
EP1337056A3 (en) Phase difference delay control system in distance measuring system
SE9503908L (sv) System vid en transmissionsbuffert
MY137731A (en) Recording and reproducing apparatus
KR980004783A (ko) 디지탈 신호처리장치
NO911215L (no) Programmator for aa avgi binaere utgangssignaler i samsvar med et taktsignal.
KR940017476A (ko) 디지탈 전송시스템의 선로지연 보상회로
JPS6429926A (en) Fifo circuit
KR970009197A (ko) 동기 신호 판별 장치
KR970049268A (ko) 기준 클럭을 이용한 위상 정렬기
KR910015990A (ko) 시간축 보정 장치
JPS5352408A (en) Memory information reproduction system
KR970049267A (ko) 기준 클럭을 이용한 위상 정렬기의 위상 변화 상태 감지기
GB2298064A (en) Transferring data between processors
KR960003173A (ko) 디지탈신호처리시스템에 있어서 입출력동기제어장치
KR940012951A (ko) 디지탈 통신시스템의 프레임동기회로 및 방법