WO2023103852A1 - Circuit de récuperation d'horloge et dispositif de communication - Google Patents

Circuit de récuperation d'horloge et dispositif de communication Download PDF

Info

Publication number
WO2023103852A1
WO2023103852A1 PCT/CN2022/135317 CN2022135317W WO2023103852A1 WO 2023103852 A1 WO2023103852 A1 WO 2023103852A1 CN 2022135317 W CN2022135317 W CN 2022135317W WO 2023103852 A1 WO2023103852 A1 WO 2023103852A1
Authority
WO
WIPO (PCT)
Prior art keywords
clock
signal
unit
sampling
processing unit
Prior art date
Application number
PCT/CN2022/135317
Other languages
English (en)
Chinese (zh)
Inventor
吕瑞
Original Assignee
华为技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 华为技术有限公司 filed Critical 华为技术有限公司
Publication of WO2023103852A1 publication Critical patent/WO2023103852A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0635Clock or time synchronisation in a network
    • H04J3/0638Clock or time synchronisation among nodes; Internode synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter

Definitions

  • the present application relates to the field of electronic technology, in particular to a clock recovery circuit and communication equipment.
  • the transmitter can send a data signal driven by a local clock
  • the receiver samples the data signal through the clock signal generated by the phase-locked loop, and detects the deviation between the sampling position and the sampling position of the sending clock, and
  • the time difference can be used to adjust the phase and frequency of the clock generated by the phase-locked loop, thereby recovering the clock of the transmitter. Therefore, it is extremely critical for the communication system to realize normal communication to accurately detect the deviation between the receiving sampling position and the transmitting clock sampling position to drive the phase-locked loop to achieve clock synchronization.
  • the present application provides a clock recovery circuit and communication equipment.
  • the synchronization between the local clock of the receiver and the clock of the transmitter can be quickly completed, and the power consumption is low, and the cost is saved.
  • an embodiment of the present application provides a clock recovery circuit, where the clock recovery circuit includes a clock phase detection unit and a clock adjustment circuit.
  • the clock phase detection unit includes a processing module and a calculation unit; the processing module is used to process the clock signal to be recovered, so as to output the first under-sampling signal and the second under-sampling signal with different sampling phases; the calculation The unit is used for estimating the time error signal of the first sampling clock according to the energy difference or amplitude difference between the first subsampling signal and the second subsampling signal.
  • the clock adjustment circuit is used to adjust the first sampling clock according to the time error signal.
  • the sampling clock can be adjusted according to the time error signal output by the clock phase detection unit, so that the time error becomes smaller and smaller, so as to recover the required clock signal and complete the clock recovery.
  • the implementation of the present application For example, the synchronization between the local clock of the receiver and the clock of the transmitter can be quickly completed, and the power consumption is low, which saves costs.
  • the processing module includes a first processing unit and a second processing unit, the first processing unit is configured to perform signal processing on the clock signal to be recovered, so as to output a first undersampling signal; the The second processing unit is configured to perform signal processing on the to-be-recovered clock signal to output a second under-sampled signal, and the sampling phase of the first under-sampled signal is different from that of the second under-sampled signal.
  • the clock recovery circuit of the present application can calculate the time error signal of the first sampling clock through two under-sampled signals with different sampling phases, and then complete the clock recovery.
  • the first processing unit is configured to under-sample the clock signal to be recovered by using the second sampling clock of the first phase, and output a first under-sampling signal
  • the second processing unit used for undersampling the clock signal to be recovered by using the third sampling clock of the second phase, and outputting a second undersampling signal
  • the calculation unit is used for according to the first undersampling signal and the second undersampling signal
  • the energy difference or the amplitude difference of the sampled signals estimates the time error signal of the first sampling clock.
  • the clock recovery circuit of the present application can obtain two undersampled signals by using two sampling clocks with different phases, so that the energy difference between the two undersampled signals can be calculated, and the time error can be obtained more accurately Signal.
  • the clock adjustment circuit is further configured to divide the frequency of the first sampling clock to generate a second sampling clock for the first processing unit, and the clock adjustment circuit is also configured to The first sampling clock is delayed, and the delayed first sampling clock is frequency-divided to generate the third sampling clock, so as to output the third sampling clock to the second processing unit.
  • the clock recovery circuit further includes a demodulation unit, the demodulation unit is electrically connected to the first sample and hold unit, and the demodulation unit is used to demodulate the received signal,
  • the modulated baseband signal is sampled by the first sample-and-hold unit to obtain a clock-reconstructed sampling signal.
  • the clock recovery circuit further includes a power detection unit, the power detection unit is configured to obtain the power amplitude of the baseband signal, and perform clock recovery by using the power amplitude.
  • the power detection unit can obtain the instantaneous power of the baseband signal corresponding to the high-frequency modulation signal, and perform clock recovery through the instantaneous power signal.
  • the clock recovery circuit further includes a first sampling and holding unit
  • the clock phase discrimination unit further includes a delay unit
  • the first sampling and holding unit is used to receive a baseband signal, and A sampling clock samples and holds the baseband signal to output an oversampled signal to the clock phase detection unit
  • the first processing unit is used to extract an output from a plurality of the oversampled signals to output the The first undersampled signal
  • the delay unit is used to delay the oversampled signal, and transmit the delayed oversampled signal to the second processing unit
  • the second processing unit is used to transmit the delayed oversampled signal to the second processing unit; extracting one output from the delayed oversampled signals to output the second undersampled signal.
  • the sampling clock can be adjusted according to the time error signal output by the clock phase detection unit, so that the time error becomes smaller and smaller, so as to recover the required clock signal and complete the clock recovery.
  • Embodiments of the present application can The synchronization of the local clock of the receiver and the clock of the transmitter is completed quickly, and the power consumption is low, which saves costs.
  • the clock phase detection unit further includes a first power processing unit and a second power processing unit, the first power processing unit is electrically connected to the first processing unit, and the second power processing unit The processing unit is electrically connected to the second processing unit, the first power processing unit is used to calculate the first power of the first subsampled signal, and the second power processing unit is used to calculate the second subsampled signal The second power of the signal. Based on such a design, the calculation unit calculates the energy difference of the two powers to obtain a clock error signal to realize clock recovery.
  • the calculation unit is connected to the first power processing unit and the second power processing unit, and the calculation unit is used to calculate the difference between the first power and the second power The power energy difference to output the clock error signal to the clock adjustment circuit. Based on such a design, the calculation unit calculates the energy difference of the two powers to obtain a clock error signal to realize clock recovery.
  • the clock phase detection unit further includes a clock combination unit and a serial-to-parallel conversion unit
  • the clock combination unit is used to output the fourth sampling clock to the processing module
  • the processing module uses Under-sampling the clock signal to be recovered by using the fourth sampling clock, so as to output the first under-sampling signal and the second under-sampling signal to the serial-to-parallel conversion unit, and the serial-to-parallel conversion
  • the unit is used to output the first under-sampling signal and the second under-sampling signal to the computing unit in parallel.
  • the clock recovery circuit further includes a first sampling and holding unit
  • the clock phase detection unit further includes a serial-to-parallel conversion unit
  • the first sampling and holding unit is used to receive the baseband signal, and is used to pass The first sampling clock samples and holds the baseband signal to output an oversampled signal to the clock phase detection unit
  • the processing module is used to extract two outputs from a plurality of the oversampled signals to output The first undersampled signal and the second undersampled signal with different phases are sampled to the serial-to-parallel conversion unit.
  • the clock phase detection unit further includes a first power processing unit and a second power processing unit, and the serial-to-parallel conversion unit is used to convert the first under-sampled signal and the second under-sampled
  • the sampling signal is output to the first power processing unit and the second power processing unit in parallel
  • the first power processing unit is used to calculate the first power of the first subsampled signal
  • the second power processing unit For calculating the second power of the second subsampled signal, the calculation unit is used for calculating the power energy difference between the first power and the second power, so as to output the clock error signal to the clock adjustment circuit.
  • the clock phase detection unit further includes a first filtering unit, and the first filtering unit is configured to filter out an in-band spectral component of the clock signal to be recovered.
  • the high-pass filter unit can suppress noise and improve the robustness of the phase detection signal.
  • the clock recovery circuit further includes a second filtering unit, the second filtering unit is connected to the calculation unit, and the second filtering unit is configured to filter the time error signal, In order to obtain the time error signal after filtering. Based on such a design, the out-of-band noise can be suppressed, and the stability of the loop can be improved, so that the clock recovery circuit can meet certain occasions with high performance requirements.
  • the clock adjustment circuit is further configured to receive the filtered time error signal, and adjust the frequency of the first sampling clock according to the filtered time error signal. Based on such a design, the voltage-controlled oscillation unit can continuously reduce the time error, and can quickly complete the synchronization between the local clock of the receiver and the clock of the transmitter.
  • embodiments of the present application further provide a communication device, where the communication device includes the clock recovery circuit as described above.
  • the clock recovery circuit and communication device provided in the embodiments of the present application can extract a clock signal from a received signal, complete clock phase detection, and drive the clock recovery circuit to realize clock recovery.
  • the clock recovery circuit of the embodiment of the present application does not depend on the signal eye diagram, is applicable to various modulation modes, and can perform clock recovery before channel equalization of the receiver.
  • FIG. 1 is a schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 2 is a schematic diagram of a clock phase detection unit provided by an embodiment of the present application.
  • FIG. 3 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • Fig. 4a is a signal spectrum diagram of a baseband signal according to an embodiment of the present application.
  • Fig. 4b is a frequency response diagram of the high-pass filter unit of the embodiment of the present application.
  • FIG. 5 is a spectrum diagram of a signal filtered by a high-pass filter unit according to an embodiment of the present application.
  • FIG. 6 is a frequency spectrum diagram of an undersampled signal according to an embodiment of the present application.
  • FIG. 7 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 8 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 9 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 10 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 11 is a schematic diagram of processing a sampling clock by a clock combination unit provided in an embodiment of the present application.
  • FIG. 12 is another schematic diagram of a clock recovery circuit provided by an embodiment of the present application.
  • FIG. 13 is a schematic structural diagram of a communication device provided by an embodiment of the present application.
  • clock recovery circuit 100 communication device 200 sampling circuit 10 Envelope Detection Unit 12 sample and hold unit 14, 70 clock phase detection unit 20 High-pass filter unit twenty two first processing unit twenty four processing module 25 second processing unit 26 serial-to-parallel conversion unit 27 computing unit 28 clock combiner unit 29 loop filter unit 30 clock adjustment circuit 40 VCO 41 The first crossover unit 42 second crossover unit 43 first clock delay unit 44 second clock delay unit 45 The third crossover unit 46 delay unit 47 demodulation unit 50 power detection unit 51 Mixing unit 60 first power processing unit 80 Second Power Processing Unit 82
  • the clock recovery circuit can be applied to communication equipment, and the clock recovery circuit can be used to complete the synchronization between the local clock of the receiver and the clock of the transmitter.
  • a clock recovery circuit can detect the time error between the local clock and the sending clock by comparing the position deviation between the sampling position and the receiving eye diagram edge or eye diagram apex, so as to drive the phase-locked loop to work, thereby Recover the clock.
  • the clock recovery circuit in the above scenario is very dependent on the eye diagram of the received signal.
  • the clock recovery circuit will fail.
  • the received signal of the amplitude modulation communication system needs to undergo channel equalization to recover the eye diagram.
  • an equalization module needs to be added to the clock recovery circuit, which will increase the delay of the loop, thereby reducing loop stability and clock tracking capability.
  • a local clock of 2 times the signal baud rate is generated through a phase-locked loop to oversample the received I/Q signal, thereby Two sampling points can be obtained from each signal. Since the time interval between two sampling points is half a symbol period, when the sampling clock is synchronized with the sending clock, the two sampling points can collect the stable peak point and transition point of the transmission signal at the same time, using the transition point and peak point The characteristics of the statistical distribution can detect the statistical error when the sampling position deviates, which corresponds to the time error between the sampling clock and the sending clock. Clock recovery can thus be achieved by means of this time error.
  • the clock recovery method in the above scenario requires the receiver to sample the received signal at twice the symbol rate. However, in a transmission system with a high baud rate, the generation of twice the sampling clock will bring huge power consumption and complexity.
  • the embodiments of the present application provide a clock recovery circuit and communication equipment, which can realize clock recovery for signals of various modulation formats, and the clock recovery circuit can not depend on the eye pattern quality of the signal , and clock recovery can be implemented at the front end of the receiver, and the system has high stability and robustness.
  • FIG. 1 is a schematic block diagram of a clock recovery circuit 100 provided by an embodiment of the present application.
  • the clock recovery circuit 100 in the embodiment of the present application may be applied to a receiver. It can be understood that the receiver and the transmitter may constitute a communication system.
  • the transmitter can send a signal driven by a local clock (such as a high-speed clock), and the receiver can receive the signal, and can extract the clock signal of the transmitter from the received signal through the clock recovery circuit 100, and then The local clock signal can be adjusted according to the extracted clock signal of the transmitter, thereby completing the synchronization of the local clock of the receiver and the clock of the transmitter.
  • a local clock such as a high-speed clock
  • the clock recovery circuit 100 may include a sampling circuit 10 , a clock phase detection unit 20 , a loop filter unit 30 and a clock adjustment circuit 40 .
  • the sampling circuit 10 may be electrically connected to the clock phase detection unit 20 and the clock adjustment circuit 40
  • the clock phase detection unit 20 may be electrically connected to the loop filter unit 30, and the loop filter unit 30 It can be electrically connected to the clock adjustment circuit 40 .
  • the sampling circuit 10 in this embodiment can sample the received signal of the receiver according to the local clock signal, and can output the sampled signal to the clock phase detection unit 20 .
  • the clock phase detection unit 20 can estimate the time error between the sampling clock and the sending clock from the clock signal to be recovered, and output a time error signal to the loop filter unit 30 .
  • the loop filtering unit 30 can filter the time error signal.
  • the clock adjustment circuit 40 can adjust the filtered sampling clock so that the time error keeps getting smaller, thereby completing clock recovery and realizing normal communication reception.
  • FIG. 2 is a schematic structural diagram of a clock phase detection unit 20 provided by an embodiment of the present application.
  • the clock phase detection unit 20 in this embodiment may include a high-pass filter unit 22 , a first processing unit 24 , a second processing unit 26 and a calculation unit 28 .
  • the first processing unit 24 may be configured to sample an input signal and output a sampled signal.
  • the second processing unit 26 can be used to sample the input signal and output the sampled signal.
  • the high-pass filter unit 22 can be electrically connected to the sampling circuit 10
  • the first processing unit 24 is electrically connected between the high-pass filter unit 22 and the computing unit 28, and the second processing unit 26 is electrically connected to Between the high-pass filter unit 22 and the calculation unit 28 , the calculation unit 28 is electrically connected to the loop filter unit 30 .
  • the calculation unit 28 may be a calculation unit or a comparator, which is not limited in this application. It can be understood that, in a possible implementation manner, the first processing unit 24 and the second processing unit 26 may be implemented by using the same device or circuit. In a possible implementation manner, both the first processing unit 24 and the second processing unit 26 may include a sample-and-hold unit.
  • the high-pass filter unit 22 may be used to filter out the in-band spectral components of the sampled signal, where the spectral components refer to the amplitude of a frequency in the frequency domain after transformation.
  • the spectrum can reflect the distribution of signal amplitude and phase with frequency, which describes the characteristics of the signal in the frequency domain.
  • the first processing unit 24 can perform under-sampling on the filtered signal by a specific ratio through the sampling clock of the first phase, and output the first under-sampling signal to the calculation unit 28, and the second processing unit 26 can pass the first phase
  • the two-phase sampling clock under-samples the filtered signal at a specific ratio, and outputs a second under-sampled signal to the calculation unit 28 .
  • the calculation unit 28 calculates the energy difference or amplitude difference of the two signals, and the energy difference is the time error. It can be understood that the difference between the first phase and the second phase may represent a time difference between the sampling clock of the first processing unit 24 and the sampling clock of the second processing unit 26 .
  • sampling phases of the first under-sampled signal and the second under-sampled signal are different, and the different sampling phases may represent different sampling positions.
  • FIG. 3 is a schematic structural diagram of a clock recovery circuit 100 provided by an embodiment of the present application.
  • the sampling circuit 10 may include an envelope detection unit 12 and a sample-and-hold unit 14 .
  • the transmitter sends an amplitude modulation signal to the receiver driven by a local clock.
  • the envelope detection unit 12 can demodulate the received modulated signal to obtain a baseband signal. It can be understood that the sample and hold unit 14 may sample the baseband signal to obtain a restored and reconstructed transmission signal.
  • the envelope detection unit 12 can output a baseband signal to the high-pass filter unit 22, and the high-pass filter unit 22 filters the baseband signal, and the output signal passes through the first processing unit 24 and the second processing unit After 26 samples, two undersampled signals are obtained. Since the two under-sampled signals are unipolar signals (such as positive or negative signals), the approximate calculation of the energy difference can be realized by passing the two under-sampled signals through a subtractor. Therefore, the two under-sampled signals are passed through the After the calculation by the calculation unit 28, the approximate calculation of the energy difference or amplitude difference of the two signals can be realized, and the output of the calculation unit 28 is a clock error signal. The calculation unit 28 outputs the clock error signal to the clock adjustment circuit 40 .
  • the clock adjustment circuit 40 may include a voltage-controlled oscillation unit 41 , a first frequency division unit 42 , a second frequency division unit 43 , and a first clock delay unit 44 .
  • the voltage-controlled oscillation unit 41 may be electrically connected to the loop filter unit 30, and the first frequency dividing unit 42 is electrically connected to the voltage-controlled oscillation unit 41 and the first processing unit 24 Between, the second frequency division unit 43 is electrically connected between the second processing unit 26 and the first clock delay unit 44 .
  • the first clock delay unit 44 is electrically connected to the voltage-controlled oscillation unit 41 .
  • the sample-and-hold unit 14 may also be electrically connected to the first clock delay unit 44 and the voltage-controlled oscillation unit 41 . It can be understood that, in a possible implementation manner, the first clock delay unit 44 may be a shift register or a digital buffer unit.
  • the loop filter unit 30 may filter the time error signal output by the clock phase detector unit 20, and transmit the filtered signal to the voltage-controlled oscillation unit 41, In this way, the out-of-band noise can be suppressed, and the stability of the loop can be improved, so that the clock recovery circuit 100 can meet certain occasions with high performance requirements.
  • the loop filtering unit 30 may be any one of a first-order filter, a second-order filter, or a high-order filter, which is not limited in this application.
  • the voltage-controlled oscillation unit 41 can generate a clock signal according to the received time error signal, and can adjust the frequency of the clock signal under the control of the input signal. Based on such a design, the clock error signal output by the clock phase detector unit 20 can be sequentially processed by the loop filter unit 30 and the voltage-controlled oscillation unit 41 to output a clock signal with a symbol rate of M/N times, M >N. It can be understood that the clock signal can drive the sample and hold unit 14 to perform normal signal sampling.
  • the clock signal of the voltage-controlled oscillation unit 41 may also be output to the first frequency division unit 42 and the first clock delay unit 44 .
  • the first frequency division unit 42 receives the clock signal output by the voltage-controlled oscillation unit 41 , and the clock signal can obtain the first under-sampling clock after passing through the first frequency division unit 42 times 1/M.
  • the clock signal output by the voltage-controlled oscillating unit 41 can be delayed by L beats by the first clock delay unit 44, and then passed by the second frequency division unit 43 of 1/M times, so as to generate a second under-sampling clock. It can be understood that the signals of the first under-sampling clock and the second under-sampling clock can be used to drive the first processing unit 24 and the second processing unit 26 in the clock phase detection unit 20 respectively.
  • FIG. 4 a shows a signal spectrum diagram of the baseband signal
  • FIG. 4 b shows a frequency response diagram of the high-pass filter unit 22 . It can be understood that the high-pass filtering unit 22 can filter the baseband signal.
  • the bandwidth of the baseband signal may be (1+ ⁇ ) ⁇ B.
  • B is the symbol baud rate
  • is the roll-off coefficient
  • FIG. 5 is a spectrum diagram of the signal filtered by the high-pass filter unit 22 . It can be seen that the filtered signal only contains the spectrum of the sidebands and roll-off regions on both sides.
  • the frequency spectrum of the sampling signal can be equivalent to superimposing a linear phase difference ⁇ f on the phase-frequency response of the sending signal , that is, the spectrum R(f) of the received signal can satisfy the following formula (1):
  • the amplitude of D can reach the maximum value. Therefore, the magnitude value of D can have the ability to detect time errors.
  • the frequency spectrum of the sampled signal will be aliased by 4 times.
  • the aliased frequency spectrum may be formed by the superposition of the g1 part, the g2 part, the g3 part and the g4 part.
  • the g1 part, g2 part, g3 part and g4 respectively correspond to four sub-spectrum segments of the signal spectrum before undersampling.
  • the part g3 and the part g4 are the roll-off regions of the two sidebands respectively.
  • the aliasing spectrum D in the roll-off region may have the ability to detect clock errors, so the g3 part and the g4 part may be useful signals for identifying clock errors.
  • the g1 and g2 parts are located in the in-band interval of the original signal spectrum.
  • the embodiment of the present application can suppress the in-band spectral components through the high-pass filter unit 22 before under-sampling, thereby greatly improving the signal-to-noise ratio of the useful signal after under-sampling. Noise ratio and accuracy of time error detection.
  • the first frequency division unit 42 can generate the under-sampling clock CLKa according to the sampling clock CLKc output by the voltage-controlled oscillation unit 41 .
  • the first clock delay unit 44 receives the sampling clock CLKc output by the voltage-controlled oscillation unit 41 and delays the sampling clock CLKc.
  • the second frequency dividing unit 43 can generate the under-sampling clock CLKb according to the delayed sampling clock CLKc of the voltage-controlled oscillation unit.
  • the period of the under-sampling clock can be an integer multiple of the symbol period
  • both the first frequency division unit 42 and the second frequency division unit 43 can be 1/M frequency division, such as 1/5 Frequency division unit.
  • the clocks generated by the first frequency division unit 42 and the second frequency division unit 43 are used to drive the first processing unit 24 and the second processing unit 26 to process the signal filtered by the high-pass filter unit 22
  • the period of the under-sampling clock may be N times (for example, 4 times) the period of the sending clock. Therefore, the spectrum of the sampled signal will be aliased by a factor of 4.
  • the first frequency division unit 42 divides the sampling clock CLKc to generate the undersampling clock CLKa, it generates one beat of the undersampling clock CLKa every M sampling clocks CLKc, and continuously M beats Any beat of the sampling clock CLKc can be used as the start clock beat of the undersampling clock CLKa. Therefore, the first frequency division unit 42 and the second frequency division unit 43 may have M different frequency division time differences during frequency division.
  • T 1/B
  • T is the symbol period of the transmitted signal.
  • the clock recovery circuit 100 of the embodiment of the present application can generate two undersampling clocks CLKa and CLKb with different frequency division time differences through the first clock delay unit and two frequency division units.
  • the frequency division time difference of the undersampling clock CLKb can be recorded as ⁇ b
  • the frequency division time difference of the undersampling clock CLKa is recorded as ⁇ a.
  • the frequency division time difference ⁇ b of the undersampling clock CLKb is greater than the The frequency division time difference ⁇ a of the undersampling clock CLKa delays the sampling clock CLKc by L beats, and 1 ⁇ L ⁇ M.
  • the first clock delay unit 44 may include L latches. It can be understood that, in some other possible implementation manners, the first clock delay unit 44 may also include a shift register, a delay line, a state machine, and the like. This application is not limited to this.
  • the first processing unit 24 may sample the signal filtered by the high-pass filter unit 22 under the drive of the under-sampling clock CLKa, where the aliasing spectrum D a can satisfy the following formula (4):
  • the second processing unit 26 may sample the signal filtered by the high-pass filter unit 22 under the drive of the under-sampling clock CLKb, where the aliasing spectrum D b can satisfy the following formula (5):
  • phase detection error Err of the clock phase detection unit 20 can be obtained from the difference of D a and D b , that is, the phase detection error Err can satisfy the following formula (6):
  • the phase detection error Err can remain at 0, that is, the undersampling clock CLKa can be locked to a stable
  • the amplitude of the baseband signal is a positive number.
  • the spectral energy of the positive signal may be directly proportional to the signal amplitude.
  • an undersampled signal is used to replace its spectrum energy D to perform difference calculation, thereby realizing time error detection.
  • the subtractor used in the above formula (6) can also be replaced by a comparator, and the phase detection error Err can satisfy the following formula (7):
  • the clock signal can be extracted from the received signal, and the clock phase detection can be completed.
  • the sampling clock is M/N times of the sending clock
  • the time error can be detected only by satisfying M>N , and drive the clock recovery circuit to achieve clock recovery.
  • the embodiments of the present application do not depend on signal eye diagrams, are applicable to various modulation modes, and can perform clock recovery before channel equalization of the receiver.
  • FIG. 7 is a schematic structural diagram of a clock recovery circuit 100 provided in another embodiment of the present application.
  • the clock recovery circuit 100 in this embodiment may further include a second clock delay unit 45 and a third frequency division unit 46 .
  • the second clock delay unit 45 may be electrically connected to the voltage-controlled oscillation unit 41 and the first clock delay unit 44, and the third frequency division unit 46 may be electrically connected to the second The clock delay unit 45 and the sample and hold unit 14 .
  • the third frequency division unit 46 can receive the sampling clock CLKc, and can be used to generate a sampling clock CLKd locked at the same frequency as the sending clock.
  • the third frequency division unit 46 may be an N/M frequency division unit, that is, the third frequency division unit 46 may be a 1/M frequency division unit connected in series with an N-multiple frequency device.
  • the sampling clock CLKd output by the third frequency division unit 46 needs to have no non-integer symbol period time error with the sending clock. Therefore, in the embodiment of the present application, before the third frequency division unit 46 performs N/M frequency conversion on the sampling clock CLKc, a second clock delay unit 45 with a length of H may be added, and the second clock delay unit 45 may A clock signal with a time difference of ⁇ d from the sending clock is obtained. It can be understood that H may be the number of beats of clock delay by the second clock delay unit 45 .
  • the time difference is ⁇ a can be locked to a fixed deviation determined by L
  • the second delayer 45 can delay H, that is, a fixed deviation can be generated between the time difference ⁇ d and the time difference ⁇ a
  • the offset time error is 0 or may be an integer multiple of the period of the sending clock.
  • the sampling clock CLKd can be in phase with the sending clock, and the time error is 0.
  • the receiver when the receiver has no in-phase constraint on the phase between the sampling clock CLKd and the sending clock, or when ⁇ d may also be 0, and at this time, there may be no second clock delay unit 45 between the third frequency division unit 46 and the voltage-controlled oscillation unit 41 .
  • FIG. 8 is a schematic structural diagram of a clock recovery circuit 100 provided in another embodiment of the present application.
  • the clock recovery circuit 100 in this embodiment may further include a demodulation unit 50 and a power detection unit 51 .
  • the demodulation unit 50 is electrically connected to the sample-and-hold unit 14
  • the power detection unit 51 is electrically connected between the demodulation unit 50 and the high-pass filter unit 22 .
  • the demodulation unit 50 is used to demodulate the received high-frequency modulation signal, and the demodulated baseband signal can be driven by the recovered sampling clock and sampled by the sample-and-hold unit 14 to obtain a clock-reconstructed signal. sample signal.
  • the power detection unit 51 is used to obtain the instantaneous power of the baseband signal corresponding to the high-frequency modulation signal, and perform clock recovery through the instantaneous power signal.
  • the power detection unit 51 may be a circuit or device such as a self-mixer, an envelope detection unit, or a photodiode. Based on such a design, the power detection unit 51 can directly obtain the baseband power of the modulated signal.
  • FIG. 9 is a schematic structural diagram of a clock recovery circuit 100 provided in another embodiment of the present application.
  • the clock recovery circuit 100 in this embodiment may include a frequency mixing unit 60 , a sample and hold unit 70 , a clock phase detector unit 20 , a loop filter unit 30 and a voltage-controlled oscillation unit 41 .
  • the frequency mixing unit 60 may be electrically connected to the sample and hold unit 70, the sample and hold unit 70 is electrically connected to the clock phase detection unit 20, and the clock phase detection unit 20 is connected to the loop filter unit 30 , the voltage-controlled oscillation unit 41 is electrically connected between the sample-and-hold unit 70 and the loop filter unit 30 .
  • the frequency mixing unit 60 may be used to receive a high-frequency modulation signal, and may demodulate the received high-frequency modulation signal into a baseband signal.
  • the frequency mixing unit 60 can also transmit the baseband signal to the sample and hold unit 70 . It can be understood that, in a possible implementation manner, the frequency mixing unit 60 may be an I/Q mixer.
  • the sample and hold unit 70 can be used to receive the baseband signal output by the frequency mixing unit 60, and to sample and hold the baseband signal according to the sampling clock CLKc, so as to output an oversampled signal to the clock phase detection unit 20.
  • the clock phase detection unit 20 may include a high-pass filter unit 22, a delay unit 47, a first processing unit 24, a second processing unit 26, a first power processing unit 80, a second power processing unit 82 and a calculation Unit 28.
  • the high-pass filtering unit 22 is electrically connected to the sample-and-hold unit 70, the first processing unit 24 and the delay unit 47, the first processing unit 24 is electrically connected to the first power processing unit 80, and the delay
  • the unit 47 is electrically connected to the second processing unit 26
  • the second power processing unit is electrically connected to the second processing unit 26 and the computing unit 28
  • the first power processing unit 80 is electrically connected to the Calculation unit 28.
  • the high-pass filtering unit 22 can be used to perform high-pass filtering on the oversampled signal.
  • the high-pass filtering unit 22 may be any one of an analog filter, a finite-length unit impulse response (Finite Impulse Response, FIR) filter, or a digital filter.
  • FIR Finite Impulse Response
  • the first processing unit 24 may extract one output from every M signals of the oversampled signals filtered and output by the high-pass filter unit 22 to obtain a first undersampled signal.
  • the delay unit 47 is used to delay the oversampled signal. It can be understood that, in a possible implementation manner, the delay unit 47 may be a shift register or a digital buffer unit.
  • the second processing unit 26 is configured to extract an output from every M signals in the input oversampled signals to obtain a second undersampled signal.
  • the first power processing unit 80 is used for calculating the power of the first subsampled signal.
  • the second power processing unit 82 is used for calculating the power of the second subsampled signal.
  • the calculation unit 28 may be used to calculate the difference between two powers and energy, so as to output a clock error signal to the loop filter unit 30 .
  • FIG. 10 is a schematic structural diagram of a clock recovery circuit 100 provided in another embodiment of the present application.
  • the clock phase detection unit 20 in this embodiment includes a high-pass filter unit 22 , a processing module 25 , a serial-to-parallel conversion unit 27 , a calculation unit 28 and a clock combining unit 29 .
  • the processing module 25 is electrically connected between the high-pass filter unit 22 and the serial-to-parallel conversion unit 27, and the clock combining unit 29 is electrically connected between the clock adjustment circuit 40 and the processing module 25,
  • the serial-to-parallel conversion unit 27 is electrically connected to the computing unit 28 .
  • the difference from the clock recovery circuit 100 shown in FIG. 3 is that, as shown in FIG. 10 , in this embodiment, the first processing unit 24 and the second processing unit 26 can be implemented by using the same device or circuit.
  • the processing module 25 in this embodiment may include a sample and hold unit.
  • the processing module 25 can process the clock signal to be recovered to output two under-sampled signals with different sampling phases.
  • the clock combining unit 29 is electrically connected to the first frequency dividing unit 42 and the second frequency dividing unit 43 .
  • the first frequency dividing unit 42 and the second frequency dividing unit 43 respectively output the under-sampling clock CLKa and the under-sampling clock CLKb to the clock combining unit 29 .
  • the clock combining unit 29 outputs a sampling clock CLKe to the processing module 25 to drive the processing module 25 to perform signal sampling. Therefore, the processing module 25 can sample the signal output by the high-pass filter unit 22 under the drive of a 2/N times sampling clock CLKe to obtain a sampling signal.
  • the sampling signal can be input to the serial-to-parallel conversion unit 27 , and the serial-to-parallel conversion unit 27 can output two under-sampled signals in parallel to the calculation unit 28 .
  • the serial-to-parallel conversion unit 27 can process two continuously input signals, and output the two signals in parallel from two output ports respectively. It can be understood that, in a possible implementation manner, the serial-to-parallel conversion unit 27 may be implemented by using two alternately working latches. In another possible implementation manner, the serial-to-parallel conversion unit 27 may also be implemented by using a buffer with a depth of 2.
  • the under-sampling clock CLKa and the under-sampling clock CLKb are two clock signals with different phases. As shown in FIG. 11 , the under-sampling clock CLKa and the under-sampling clock CLKb have different level transition positions within one cycle, and the clock combining unit 29 combines the two clocks to obtain a sampling clock CLKe.
  • the sampling clock CLKe includes level transition positions of two clocks simultaneously in one cycle, and the clock frequency of the sampling clock CLKe is twice that of the under-sampling clock CLKa and the under-sampling clock CLKb.
  • the clock combining unit 29 may be implemented by using a signal combiner or an adder.
  • the two signals output in parallel by the serial-to-parallel conversion unit 27 may be equivalent to signals obtained by sampling driven by the under-sampling clock CLKa and the under-sampling clock CLKb. Therefore, the effect of the clock phase detection unit 20 in this embodiment is the same as that of the clock phase detection unit 20 in the embodiment in FIG. 3 .
  • FIG. 12 is a schematic structural diagram of a clock recovery circuit 100 provided in another embodiment of the present application.
  • the difference from the clock recovery circuit 100 shown in FIG. 9 is that, as shown in FIG. A processing unit 80 , a second power processing unit 82 and a computing unit 28 .
  • the high-pass filter unit 22 is electrically connected to the sample-and-hold unit 70 and the processing module 25, and the serial-to-parallel conversion unit 27 is electrically connected to the first power processing unit 80 and the second power processing unit 82, and the The serial-to-parallel conversion unit 27 is also electrically connected to the processing module 25 , and the first power processing unit 80 and the second power processing unit 82 are electrically connected to the computing unit 28 .
  • the high-pass filtering unit 22 may be configured to perform high-pass filtering on the oversampled signal.
  • the high-pass filtering unit 22 may be any one of an analog filter, a finite-length unit impulse response (Finite Impulse Response, FIR) filter, or a digital filter.
  • FIR Finite Impulse Response
  • the processing module 25 may decimate the oversampled signal filtered and output by the high-pass filter unit 22, and output an undersampled signal. In this embodiment, the processing module 25 may extract two out of every M signals in the received oversampled signals. It can be understood that two different extraction positions of the oversampled signal by the signal extraction unit correspond to two different undersampling phases.
  • the output of the processing module 25 can be processed by a 1:2 serial-to-parallel conversion unit 27, and the serial-to-parallel conversion unit 27 can output two parallel undersampling signals to the first power processing unit 80 and the second power processing unit 80 respectively.
  • the processing unit 82 that is, the serial-to-parallel conversion unit 27 may output the first under-sampling signal and the second under-sampling signal to the first power processing unit 80 and the second power processing unit 82 respectively.
  • the first under-sampling signal and the second under-sampling signal output by the processing module 25 have different phases.
  • the serial-to-parallel conversion unit 27 may be implemented by using two alternately working latches.
  • the serial-to-parallel conversion unit 27 may also be implemented by using a buffer with a depth of 2.
  • the first power processing unit 80 is used for calculating the power of the first subsampled signal.
  • the second power processing unit 82 is used for calculating the power of the second subsampled signal.
  • the calculation unit 28 may be used to calculate the difference between two powers and energy, so as to output a clock error signal to the loop filter unit 30 .
  • the embodiment of the present application also provides a communication device 200. As shown in FIG. the required clock signal. Clocks can be synchronized by the action of the clock recovery circuit 100 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

La présente invention concerne un circuit de récupération d'horloge et un dispositif de communication. Le circuit de récupération d'horloge comprend une unité de discrimination de phase d'horloge et un circuit de réglage d'horloge. L'unité de discrimination de phase d'horloge comprend un module de traitement et une unité de calcul. Le module de traitement est utilisé pour le traitement d'un signal d'horloge devant être récupéré en vue d'émettre en sortie un premier signal sous-échantillonné et un second signal sous-échantillonné qui ont des phases d'échantillonnage différentes. L'unité de calcul est utilisée pour l'estimation d'un signal d'erreur de temps d'une première horloge d'échantillonnage en fonction de la différence d'énergie ou de la différence d'amplitude entre le premier signal sous-échantillonné et le second signal sous-échantillonné. Le circuit de réglage d'horloge est utilisé pour le réglage de la première horloge d'échantillonnage en fonction du signal d'erreur temporelle. Selon des modes de réalisation de la présente invention, la récupération d'horloge peut être réalisée pour des signaux d'une pluralité de formats de modulation, et la stabilité et la robustesse d'un système sont élevées.
PCT/CN2022/135317 2021-12-10 2022-11-30 Circuit de récuperation d'horloge et dispositif de communication WO2023103852A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN202111506580.8 2021-12-10
CN202111506580.8A CN116260541A (zh) 2021-12-10 2021-12-10 时钟恢复电路及通信设备

Publications (1)

Publication Number Publication Date
WO2023103852A1 true WO2023103852A1 (fr) 2023-06-15

Family

ID=86683086

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2022/135317 WO2023103852A1 (fr) 2021-12-10 2022-11-30 Circuit de récuperation d'horloge et dispositif de communication

Country Status (2)

Country Link
CN (1) CN116260541A (fr)
WO (1) WO2023103852A1 (fr)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090086850A1 (en) * 2007-09-28 2009-04-02 Ahmadreza Rofougaran Method and system for a receiver with undersampling mixing using multiple clock phases
CN102164031A (zh) * 2011-03-16 2011-08-24 华为技术有限公司 一种链路时钟恢复方法及装置
EP2615769A1 (fr) * 2011-12-15 2013-07-17 Cisco Technology, Inc. Récupération d'horloge via des techniques numériques dans un récepteur cohérent
US20160028387A1 (en) * 2014-07-23 2016-01-28 Advanced Micro Devices, Inc. Measuring delay between signal edges of different signals using an undersampling clock

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090086850A1 (en) * 2007-09-28 2009-04-02 Ahmadreza Rofougaran Method and system for a receiver with undersampling mixing using multiple clock phases
CN102164031A (zh) * 2011-03-16 2011-08-24 华为技术有限公司 一种链路时钟恢复方法及装置
EP2615769A1 (fr) * 2011-12-15 2013-07-17 Cisco Technology, Inc. Récupération d'horloge via des techniques numériques dans un récepteur cohérent
US20160028387A1 (en) * 2014-07-23 2016-01-28 Advanced Micro Devices, Inc. Measuring delay between signal edges of different signals using an undersampling clock

Also Published As

Publication number Publication date
CN116260541A (zh) 2023-06-13

Similar Documents

Publication Publication Date Title
US6295325B1 (en) Fixed clock based arbitrary symbol rate timing recovery loop
CN111343125B (zh) 32apsk调制体制接收机同步方法
JP2526931B2 (ja) Psk信号復調装置
CN102164031B (zh) 一种链路时钟恢复方法及装置
CN102170414B (zh) 一种gfsk解调及定时同步联合方法
KR101624739B1 (ko) 위상 180도로 정렬한 1차 측파대 필터들을 이용하고 측파대 차동출력 비교기들의 위상을 맞춰 지터를 줄인 저전력용 광대역 비동기식 이산 위상 편이 복조 회로
JPH03236652A (ja) 適応位相検出同期方法
JPH0746218A (ja) ディジタル復調装置
CN110300079B (zh) 一种msk信号相干解调方法及系统
CN111600823B (zh) 一种并行oqpsk偏移四相相移键控解调器
CN106603217B (zh) 一种无线综测仪蓝牙信号的采样频偏抑制方法
US8036332B2 (en) Communication signal symbol timing error detection and recovery
JP2013531414A (ja) 位相誤差補正構成および位相誤差補正方法
JP4938770B2 (ja) 直交振幅変調信号の送受信方法、直交振幅変調信号の送受信システム、コンピュータ読み取り可能な記録媒体、振幅変調信号の同期受信方法の応用
US8774321B2 (en) Clock data recovery circuit and clock data recovery method
WO2023103852A1 (fr) Circuit de récuperation d'horloge et dispositif de communication
Harris et al. Band edge filters perform non data-aided carrier and timing synchronization of software defined radio QAM receivers
KR101623275B1 (ko) 위상 180도로 정렬한 1차 측파대 필터들을 이용한 초저전력용 광대역 비동기식 이산 위상 편이 복조 회로
KR20040066610A (ko) 디지털 티브이 수신기 및 심볼 클럭 복구 장치
KR101624738B1 (ko) 위상 180도로 정렬한 1차 측파대 필터들을 이용하고 측파대 비교기들의 위상을 맞춘 저전력용 광대역 비동기식 이산 위상 편이 복조 회로
US9137006B1 (en) Non-integer oversampled timing recovery for higher order quadrature modulation communication systems using quadrature and in-phase samples
EP2976852B1 (fr) Appareil de récupération du rythme
WO2005006694A1 (fr) Dispositif et procede d'extraction de chronometrage, et dispositif de demodulation au moyen du dispositif d'extraction de chronometrage
KR100330236B1 (ko) 무선통신시스템에서 수신단의 타이밍 복구회로
EP2521302B1 (fr) Circuit universel de récupération d'horloge

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22903274

Country of ref document: EP

Kind code of ref document: A1