WO2022244473A1 - 電子部品 - Google Patents

電子部品 Download PDF

Info

Publication number
WO2022244473A1
WO2022244473A1 PCT/JP2022/014607 JP2022014607W WO2022244473A1 WO 2022244473 A1 WO2022244473 A1 WO 2022244473A1 JP 2022014607 W JP2022014607 W JP 2022014607W WO 2022244473 A1 WO2022244473 A1 WO 2022244473A1
Authority
WO
WIPO (PCT)
Prior art keywords
main surface
electronic component
electrode
layer
base material
Prior art date
Application number
PCT/JP2022/014607
Other languages
English (en)
French (fr)
Inventor
浩介 田中
真人 佐藤
研太 小野
貴志 渡邉
Original Assignee
Tdk株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tdk株式会社 filed Critical Tdk株式会社
Priority to US18/561,435 priority Critical patent/US20240250048A1/en
Priority to DE112022002694.4T priority patent/DE112022002694T5/de
Priority to KR1020237039638A priority patent/KR20230172019A/ko
Priority to CN202280034429.5A priority patent/CN117321745A/zh
Publication of WO2022244473A1 publication Critical patent/WO2022244473A1/ja

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L24/08Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/52Mounting semiconductor bodies in containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/291Oxides or nitrides or carbides, e.g. ceramics, glass
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/03444Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
    • H01L2224/0345Physical vapour deposition [PVD], e.g. evaporation, or sputtering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/0346Plating
    • H01L2224/03462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • H01L2224/05007Structure comprising a core and a coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0501Shape
    • H01L2224/05016Shape in side view
    • H01L2224/05017Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0501Shape
    • H01L2224/05016Shape in side view
    • H01L2224/05018Shape in side view being a conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05083Three-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05155Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • H01L2224/05557Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • H01L2224/05558Shape in side view conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/293Organic, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/36Material effects
    • H01L2924/365Metallurgical effects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/38Effects and problems related to the device integration
    • H01L2924/381Pitch distance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/36Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes
    • H01L33/38Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes with a particular shape

Definitions

  • This disclosure relates to electronic components.
  • One aspect of the present disclosure aims to provide an electronic component with improved reliability.
  • An electronic component includes a base material having an insulating film forming a main surface, a main body part provided on the main surface of the base material and positioned above the main surface, and a base part extending from the main body part.
  • a first portion comprising: a thick film electrode including a conductive portion extending toward the material side and penetrating the insulating film; and a diffusion prevention layer covering the body portion, the diffusion prevention layer directly covering the surface of the body portion; and a second portion that directly covers the main surface of the peripheral region of the main body and extends parallel to the main surface.
  • the second portion of the anti-diffusion layer extends parallel to the main surface of the base material, so that the joint surface between the anti-diffusion layer and the base material is enlarged. . Therefore, when the electronic component is surface-mounted on the mounting substrate, the metal component of the bonding material interposed between the thick-film electrode of the electronic component and the land electrode of the mounting substrate is difficult to reach the main body of the thick-film electrode, preventing diffusion. A decrease in the strength of the thick film electrode caused by this is suppressed.
  • the thickness of the anti-diffusion layer in the portion covering the main surface of the base material is thicker than the thickness of the thinnest portion of the anti-diffusion layer in the portion covering the main body.
  • a plurality of thick film electrodes are provided on the main surface of the base material, the distance between adjacent thick film electrodes is D, and the thickness of the diffusion prevention layer in the portion covering the main body is t1 ⁇ L ⁇ D/2, where t1 is the thickness and L is the length of the anti-diffusion layer covering the main surface of the substrate.
  • FIG. 1 is a cross-sectional view showing an electronic component according to an embodiment
  • FIG. 2 is an enlarged view of a main portion of the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1;
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1;
  • FIG. 1 is a cross-sectional view showing an electronic component according to an embodiment
  • FIG. 2 is an enlarged view of a main portion of the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG. 1
  • FIG. 2A to 2C are diagrams showing each step in manufacturing the electronic component of FIG
  • FIG. 1 The configuration of the electronic component according to the embodiment will be described with reference to FIGS. 1 and 2.
  • FIG. The electronic component 1 according to the embodiment includes a substrate 5 and a pair of electrodes 30A and 30B.
  • Electronic component 1 is, for example, a semiconductor element, such as an LED element or a semiconductor laser element.
  • the base material 5 includes a substrate 10 and an insulating film 20, and has a main surface 5a.
  • the substrate 10 has a flat main surface 10a.
  • the main surface 10a is composed of a semiconductor layer.
  • the insulating film 20 covers the main surface 10 a of the substrate 10 .
  • the insulating film 20 is a so-called passivation film.
  • the insulating film 20 is composed of an oxide or nitride containing at least one element of Si, Al, Zr, Mg, Ta, Ti and Y, or resin.
  • the insulating film 20 has a substantially uniform thickness T in the first region 11 and the second region 12 of the main surface 10a.
  • a through hole 21 is provided in the insulating film 20 .
  • the through hole 21 has a circular shape with a diameter D1 when viewed from the direction perpendicular to the main surface 10a.
  • the pair of electrodes 30A and 30B are both made of a metal material, and are made of Cu in this embodiment.
  • Each of the electrodes 30A and 30B is a thick film electrode (pad electrode) provided on the main surface 5a of the base material 5 and extending in the normal direction of the main surface of the substrate 10 .
  • Each electrode 30A, 30B includes a body portion 31 and a conducting portion 32. As shown in FIG.
  • the body portion 31 is a portion located above the insulating film 20 . In the present embodiment, the body portion 31 has a square shape when viewed from a direction perpendicular to the main surface 10a.
  • the conductive portion 32 is a portion extending from the main body portion 31 toward the substrate 5 , extends through the through hole 21 of the insulating film 20 and reaches the substrate 10 .
  • the conducting portion 32 is provided so as to completely fill the through hole 21 of the insulating film 20 . Therefore, in this embodiment, the conducting portion 32 has a columnar shape with a diameter D1.
  • the main body portion 31 and the conductive portion 32 of the electrodes 30A and 30B can be formed by Cu electrolytic plating.
  • each of the electrodes 30A and 30B includes an electrode film 33.
  • the electrode film 33 may be made of a metal material such as Cu.
  • the electrode film 33 integrally covers the substrate 10 and the insulating film 20 . More specifically, the electrode film 33 is formed on the main surface 5a of the base material 5 (that is, the edge of the through hole 21 on the upper surface 20a of the insulating film 20 and the main surface 10a of the substrate 10 exposed from the through hole 21) and the through hole 21. integrally covers the sides of the
  • the main body portion 31 of each electrode 30A, 30B further includes a raised portion 34.
  • the raised portion 34 is a portion raised from the upper surface 30 a of the main body portion 31 and is formed in an annular region corresponding to the edge of the through hole 21 of the insulating film 20 .
  • Each of the electrodes 30A, 30B further includes a diffusion prevention layer 35 covering the body portion 31.
  • the diffusion prevention layer 35 is a layer for preventing the metal component (in this embodiment, Cu) of the electrodes 30A and 30B from diffusing into a conductive bonding material such as solder.
  • the diffusion prevention layer 35 can be made of a material containing at least one of Ni, Ta, Ti, W, Mo, Cr, Zn, In, Nb, Sn and C. Diffusion prevention layer 35 can be formed, for example, by sputtering deposition.
  • the diffusion prevention layer 35 may be a single layer or may be composed of multiple layers. In this embodiment, the diffusion prevention layer 35 is composed of a Ni layer that directly covers the body portion 31 .
  • the anti-diffusion layer 35 has a first portion 36 that directly covers the surface of the main body portion 31 and a second portion 37 that directly covers the main surface 5a of the base material 5 in the peripheral region of the main body portion 31 .
  • the first portion 36 and the second portion 37 of the diffusion prevention layer 35 are formed continuously.
  • the anti-diffusion layer 35 has a first portion 36 and a second portion on the main surface 5a of the base material 5 (more specifically, the upper surface 20a of the insulating film 20) on the outer periphery of the body portion 31 (point P in the cross section of FIG. 2). 37 are switched.
  • the second portion 37 extends parallel to the major surface 5 a of the base material 5 . As shown in FIG.
  • the first portion 36 is a portion parallel to the main surface 5a of the base material 5 (for example, the top of the raised portion of the main body portion 31).
  • the thickness of the portion that extends in the direction along the normal to the main surface of the substrate 10 is thicker than the thickness of the covering portion and the portion that covers the valley bottom between the raised portions. can be thin.
  • the first portion 36 has the thinnest thickness t ⁇ b>1 in the portion extending in the direction along the normal to the main surface of the substrate 10 .
  • the thickness t2 of the second portion 37 of the anti-diffusion layer 35 (that is, the height with respect to the main surface 5a of the substrate 5) is thicker than the thickness t1 of the thinnest portion of the first portion 36. (t2>t1).
  • Each electrode 30A, 30B further comprises an antioxidant layer 38.
  • the anti-oxidation layer 38 directly covers the anti-diffusion layer 35 and prevents oxidation of the anti-diffusion layer 35 .
  • Anti-oxidation layer 38 can be composed of an Au layer. By preventing the oxidation of the surface of the anti-diffusion layer 35 (that is, the Ni layer) by the Au constituting the anti-oxidation layer 38, the wettability of the anti-diffusion layer 35 with respect to a conductive bonding material such as solder is improved. A highly reliable joint structure can be obtained.
  • FIG. 3 shows a step of forming, by lift-off, a thick-film resist 40 exposing a region where an electrode 30A is to be formed on the insulating film 20 patterned on the main surface 10a of the substrate 10.
  • FIG. 4 shows the process of forming the electrode 30A in the region exposed from the thick film resist 40.
  • the electrode 30A is formed by electroplating the conductive portion 32 and the body portion 31 using the electrode film 33, and then sputtering Ni and Au in this order to form the diffusion prevention layer 35 and the oxidation barrier layer 35. It is provided by forming the prevention layer 38 respectively.
  • FIG. 5 shows a step of exposing the region of the thick film resist 40 where the electrode 30B is to be formed by lift-off.
  • FIG. 6 shows the process of forming the electrode 30B in the region exposed from the thick film resist 40.
  • the electrode 30B is formed by depositing the electrode film 33 by sputtering, then forming the conductive portion 32 and the body portion 31 using the electrode film 33 by electroplating, and then sputtering Ni and Au in this order to prevent diffusion. Provided by forming layer 35 and anti-oxidation layer 38 respectively.
  • the second portion 37 of the anti-diffusion layer 35 extends parallel to the main surface 5a of the base material 5 . Therefore, the joint surface (joint surface S in FIG. 2) between the diffusion prevention layer 35 and the substrate 10 is enlarged.
  • a conductive bonding material such as solder is interposed between the electrodes 30A and 30B of the electronic component 1 and the land electrodes of the mounting substrate. If the joint surface between the diffusion prevention layer 35 and the substrate 10 is wide, it is difficult for the metal components of the joint material to reach the body portions 31 of the electrodes 30A and 30B through the joint surface S.
  • the metal component of the bonding material is prevented from diffusing into the main body 31, thereby suppressing the decrease in the strength of the electrodes 30A and 30B due to the diffusion.
  • the thickness of the diffusion prevention layer 35 can be set to a predetermined thickness or more so that the diffusion prevention layer 35 suppresses diffusion.
  • the thickness t2 of the second portion 37 of the antidiffusion layer 35 can be designed to be thicker than the thickness t1 of the first portion 36 .
  • the distance between the adjacent electrodes 30A and 30B is D
  • the thickness of the first portion 36 of the diffusion prevention layer 35 is t1
  • the direction parallel to the main surface 5a of the base material 5 is designed to satisfy t1 ⁇ L ⁇ D/2, where L is the length of the second portion 37 at .
  • the length L of the second portion 37 can be set to a predetermined length or longer.
  • the length L of the second portion 37 can be set shorter than half the distance D between the electrodes 30A and 30B.
  • the formation of the electrodes is not limited to electrolytic plating, but may be electroless plating, or other film formation methods (eg, sputtering film formation).
  • the cross-sectional shape of the through-hole provided in the insulating film is not limited to a circular shape, and may be a polygonal shape such as a square or an elliptical shape.
  • the shape of the main body of the electrode is not limited to a square, but may be circular, polygonal, or elliptical when viewed from the direction orthogonal to the main surface of the substrate.
  • SYMBOLS 1 Electronic component, 5... Base material, 5a... Main surface, 10... Substrate, 20... Insulating film, 30A, 30B... Electrode, 35... Diffusion prevention layer, 36... First part, 37... Second part.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Ceramic Engineering (AREA)
  • Electric Connection Of Electric Components To Printed Circuits (AREA)
  • Wire Bonding (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)

Abstract

電子部品1においては、拡散防止層35の第2部分37が、基材5の主面5aに対して平行に延びている。電子部品1を実装基板に表面実装したときに、電子部品1の電極30A、30Bと実装基板のランド電極との間にははんだ等の導電性の接合材が介在する。拡散防止層35と基板10との間の接合面が広いと、接合面Sを通って接合材の金属成分が電極30A、30Bの本体部31まで達しづらい。したがって、接合材の金属成分が本体部31に拡散する事態が抑制され、拡散に起因する電極30A、30Bの強度低下が抑制される。

Description

電子部品
 本開示は、電子部品に関する。
 半導体素子等の電子部品を実装基板に実装する際には、電子部品のパッド電極と実装基板のランド電極との間の良好な接合が求められる。電子部品のパッド電極と実装基板のランド電極との間に接合不良が生じた場合には、接触抵抗の増大に加えて、振動などによって電子部品が実装基板から脱離しやすくなることで信頼性が低下する。
 電子部品を実装基板に実装する技術の一つとして、表面実装技術が知られている(たとえば、下記特許文献1)。表面実装技術においては、実装基板上に搭載された電子部品面の各パッドと実装基板の各ランド電極とを互いに位置合わせし、両者をはんだ等の導電性の接合材を介して接合する。
特開2013-45843号公報
 上述した表面実装技術においては、接合材の金属成分がパッド電極やランド電極内に拡散すると、所望の強度を実現できなくなる虞があり、十分な信頼性を実現することが難しかった。
 本開示の一側面は、信頼性の向上が図られた電子部品を提供することを目的とする。
 本開示の一側面に係る電子部品は、主面を構成する絶縁膜を有する基材と、基材の主面に設けられ、該主面の上側に位置する本体部と、該本体部から基材側に延びて絶縁膜を貫通する導通部と、本体部を覆う拡散防止層とを含む厚膜電極とを備え、拡散防止層が、本体部の表面を直接的に覆う第1部分と、本体部の周辺領域の主面を直接的に覆うとともに該主面に対して平行に延びる第2部分とを有する。
 上述した電子部品においては、拡散防止層の第2部分が、基材の主面に対して平行に延びているため、拡散防止層と基材との間の接合面の拡大が図られている。そのため、電子部品を実装基板に表面実装したときに、電子部品の厚膜電極と実装基板のランド電極との間に介在する接合材の金属成分が厚膜電極の本体部に達しづらく、拡散に起因する厚膜電極の強度低下が抑制されている。
 他の側面に係る電子部品は、基材の主面を覆う部分の拡散防止層の厚さが、本体部を覆う部分の拡散防止層の最も薄い部分の厚さより厚い。
 他の側面に係る電子部品は、基材の主面に、複数の厚膜電極が設けられており、隣り合う厚膜電極間の距離をDとし、本体部を覆う部分の拡散防止層の厚さをt1とし、基材の主面を覆う部分の拡散防止層の長さをLとしたときに、t1<L<D/2である。
 本開示の種々の側面によれば、信頼性の向上が図られた電子部品が提供される。
実施形態に係る電子部品を示す断面図である。 図1の電子部品の要部拡大図である。 図1の電子部品を製造する際の各工程を示した図である。 図1の電子部品を製造する際の各工程を示した図である。 図1の電子部品を製造する際の各工程を示した図である。 図1の電子部品を製造する際の各工程を示した図である。
 以下、添付図面を参照しつつ本開示を実施するための形態を説明する。図面の説明において、同一又は同等の要素には同一符号を用い、重複する説明は省略する。
 図1および図2を参照して、実施形態に係る電子部品の構成について説明する。実施形態に係る電子部品1は、基材5および一対の電極30A、30Bを備えて構成されている。電子部品1は、一例として半導体素子であり、たとえばLED素子または半導体レーザ素子である。
 基材5は、基板10および絶縁膜20を含んで構成されており、主面5aを有する。
 基板10は、平坦な主面10aを有する。本実施形態においては、主面10aは半導体層で構成されている。
 絶縁膜20は、基板10の主面10aを覆っている。絶縁膜20は、いわゆる不動態膜(パッシベーション膜)である。絶縁膜20は、Si、Al、Zr、Mg、Ta、TiおよびYの少なくとも1種類の元素を含む酸化物もしくは窒化物、または、樹脂によって構成される。絶縁膜20は、主面10aの第1領域11および第2領域12において略均一な厚さTを有する。絶縁膜20には貫通孔21が設けられている。本実施形態において、貫通孔21は、主面10aに対して直交する方向から見て、直径D1の円形状を呈する。
 一対の電極30A、30Bはいずれも金属材料で構成されており、本実施形態ではCuで構成されている。各電極30A、30Bは、基材5の主面5aに設けられ、基板10の主面の法線方向に延びる厚膜電極(パッド電極)である。各電極30A、30Bは、本体部31と導通部32とを含む。本体部31は、絶縁膜20の上側に位置する部分である。本実施形態において、本体部31は、主面10aに対して直交する方向から見て正方形状を呈する。導通部32は、本体部31から基材5側に延びる部分であり、絶縁膜20の貫通孔21内を延びて基板10まで達している。本実施形態では、導通部32は、絶縁膜20の貫通孔21を完全に充たすように設けられている。そのため、本実施形態では、導通部32は直径D1の円柱状を呈する。
 電極30A、30Bの本体部31および導通部32は、Cuの電解めっきにより形成することができる。この場合、各電極30A、30Bは電極膜33を含んで構成される。電極膜33はCu等の金属材料で構成され得る。電極膜33は、基板10と絶縁膜20とを一体的に覆う。より詳しくは、電極膜33は、基材5の主面5a(すなわち、絶縁膜20の上面20aにおける貫通孔21の縁と、貫通孔21から露出した基板10の主面10a)および貫通孔21の側面を一体的に覆う。
 本実施形態では、各電極30A、30Bの本体部31は隆起部34をさらに備える。隆起部34は、本体部31の上面30aから隆起する部分であり、絶縁膜20の貫通孔21の縁に対応する環状領域に形成されている。
 各電極30A、30Bは、本体部31を覆う拡散防止層35をさらに備える。拡散防止層35は、電極30A、30Bの金属成分(本実施形態では、Cu)が、半田等の導電性接合材内に拡散することを防止するための層である。拡散防止層35は、Ni、Ta、Ti、W、Mo、Cr、Zn、In、Nb、Sn、Cの少なくともいずれか一種を含む材料で構成することができる。拡散防止層35は、たとえばスパッタ成膜により形成することができる。拡散防止層35は、単層であってもよく、複数層で構成されていてもよい。本実施形態において、拡散防止層35は、本体部31を直接覆うNi層で構成されている。
 拡散防止層35は、本体部31の表面を直接的に覆う第1部分36、および、本体部31の周辺領域の基材5の主面5aを直接的に覆う第2部分37を有する。拡散防止層35の第1部分36と第2部分37とは連続的に形成されている。拡散防止層35は、基材5の主面5a(より詳しくは絶縁膜20の上面20a)上における本体部31の外周(図2の断面の点P)において、第1部分36と第2部分37とが切り替わっている。第2部分37は、基材5の主面5aに対して平行に延びている。図2に示すように、スパッタ成膜により形成された拡散防止層35では、第1部分36は、基材5の主面5aに対して平行な部分(たとえば本体部31の隆起部の頂部を覆う部分や隆起部間の谷底を覆う部分)の厚さに比べて、基板10の主面の法線方向に沿う方向に延びる部分(たとえば本体部31の隆起部の側面を覆う部分)の厚さが薄くなり得る。この場合、第1部分36は、基板10の主面の法線方向に沿う方向に延びる部分において最も薄い厚さt1となる。本実施形態においては、拡散防止層35の第2部分37の厚さt2(すなわち、基材5の主面5aに対する高さ)は、第1部分36の最も薄い部分の厚さt1より厚くなっている(t2>t1)。
 各電極30A、30Bは、酸化防止層38をさらに備える。酸化防止層38は、拡散防止層35を直接覆っており、拡散防止層35の酸化を防止する。酸化防止層38はAu層で構成することができる。酸化防止層38を構成するAuが拡散防止層35(すなわち、Ni層)の表面が酸化することを防止することで半田等の導電性接合材に対する拡散防止層35の濡れ性が向上し、より信頼性の高い接合構造が得られる。
 続いて、図3~6を参照しつつ、上述した電子部品1を製造する手順について説明する。
 電子部品1を製造する際には、まず、図3および図4に示すように基板10に一方の電極30Aを設ける。図3は、基板10の主面10a上にパターニングされた絶縁膜20に、電極30Aが形成される領域が露出する厚膜レジスト40をリフトオフにより形成する工程を示している。図4は、厚膜レジスト40から露出した領域に、電極30Aを形成する工程を示している。電極30Aは、電極膜33をスパッタ成膜した後、電極膜33を用いて導通部32および本体部31を電解めっきにより形成し、さらに、Ni、Auの順にスパッタリングして拡散防止層35および酸化防止層38をそれぞれ形成することにより設けられる。
 続いて、図5および図6に示すように基板10に他方の電極30Bを設ける。図5は、厚膜レジスト40における電極30Bが形成される領域をリフトオフにより露出させる工程を示している。図6は、厚膜レジスト40から露出した領域に、電極30Bを形成する工程を示している。電極30Bは、電極30A同様、電極膜33をスパッタ成膜した後、電極膜33を用いて導通部32および本体部31を電解めっきにより形成し、さらに、Ni、Auの順にスパッタリングして拡散防止層35および酸化防止層38をそれぞれ形成することにより設けられる。
 上述した電子部品1においては、拡散防止層35の第2部分37が、基材5の主面5aに対して平行に延びている。そのため、拡散防止層35と基板10との間の接合面(図2の接合面S)の拡大が図られている。
 電子部品1を実装基板に表面実装したときに、電子部品1の電極30A、30Bと実装基板のランド電極との間にははんだ等の導電性の接合材が介在する。拡散防止層35と基板10との間の接合面が広いと、接合面Sを通って接合材の金属成分が電極30A、30Bの本体部31まで達しづらい。
 したがって、電子部品1においては、接合材の金属成分が本体部31に拡散する事態が抑制されており、それにより拡散に起因する電極30A、30Bの強度低下が抑制されている。
 また、電子部品1においては、拡散防止層35が拡散を抑制するために、拡散防止層35の厚さは所定厚さ以上とすることができる。拡散防止層35の第2部分37の厚さt2は、第1部分36の厚さt1より厚くなるように設計され得る。第1部分36の最も薄い部分の厚さt1を拡散防止することができる十分な厚さに設計することで、t1より厚いt2を有する第2部分37においても拡散防止を実現することができ、本体部31への拡散がより確実に抑制されている。
 さらに、電子部品1においては、隣り合う電極30A、30B間の距離をDとし、拡散防止層35の第1部分36の厚さをt1とし、基材5の主面5aに対して平行な方向における第2部分37の長さをLとしたときに、t1<L<D/2を満たすように設計されている。拡散防止層35が拡散を抑制するために、拡散防止層35と絶縁膜20との間の密着性を高めるためには、第2部分37の長さLが所定長さ以上とすることができる。また、隣り合う電極30A、30B間におけるショートを回避するために、第2部分37の長さLは、電極30A、30B間の距離Dの半分より短く設定しておくことができる。
 以上、本開示の実施形態について説明してきたが、本開示は必ずしも上述した実施形態に限定されるものではなく、その要旨を逸脱しない範囲で様々な変更が可能である。
 たとえば、電極の形成は、電解めっきに限らず、無電解めっきであってもよく、その他の成膜方法(たとえば、スパッタ成膜)等であってもよい。また、絶縁膜に設けた貫通孔の断面形状は、円形に限らず、四角形等の多角形状や楕円形状であってもよい。電極の本体部の形状は、基板の主面に対して直交する方向から見て、正方形状に限らず、円形状や多角形状、楕円形状であってよい。
 1…電子部品、5…基材、5a…主面、10…基板、20…絶縁膜、30A、30B…電極、35…拡散防止層、36…第1部分、37…第2部分。

 

Claims (3)

  1.  主面を構成する絶縁膜を有する基材と、
     前記基材の主面に設けられ、該主面の上側に位置する本体部と、該本体部から前記基材側に延びて前記絶縁膜を貫通する導通部と、前記本体部を覆う拡散防止層とを含む厚膜電極と
    を備え、
     前記拡散防止層が、前記本体部の表面を直接的に覆う第1部分と、前記本体部の周辺領域の前記主面を直接的に覆うとともに該主面に対して平行に延びる第2部分とを有する、電子部品。
  2.  前記基材の主面を覆う部分の前記拡散防止層の厚さが、前記本体部を覆う部分の前記拡散防止層の最も薄い部分の厚さより厚い、請求項1に記載の電子部品。
  3.  前記基材の主面に、複数の前記厚膜電極が設けられており、
     隣り合う前記厚膜電極間の距離をDとし、前記本体部を覆う部分の前記拡散防止層の厚さをt1とし、前記基材の主面を覆う部分の前記拡散防止層の長さをLとしたときに、t1<L<D/2である、請求項1または2に記載の電子部品。

     
PCT/JP2022/014607 2021-05-20 2022-03-25 電子部品 WO2022244473A1 (ja)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US18/561,435 US20240250048A1 (en) 2021-05-20 2022-03-25 Electronic component
DE112022002694.4T DE112022002694T5 (de) 2021-05-20 2022-03-25 Elektronisches bauteil
KR1020237039638A KR20230172019A (ko) 2021-05-20 2022-03-25 전자 부품
CN202280034429.5A CN117321745A (zh) 2021-05-20 2022-03-25 电子部件

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2021085508A JP2022178590A (ja) 2021-05-20 2021-05-20 電子部品
JP2021-085508 2021-05-20

Publications (1)

Publication Number Publication Date
WO2022244473A1 true WO2022244473A1 (ja) 2022-11-24

Family

ID=84141207

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2022/014607 WO2022244473A1 (ja) 2021-05-20 2022-03-25 電子部品

Country Status (7)

Country Link
US (1) US20240250048A1 (ja)
JP (1) JP2022178590A (ja)
KR (1) KR20230172019A (ja)
CN (1) CN117321745A (ja)
DE (1) DE112022002694T5 (ja)
TW (1) TW202247311A (ja)
WO (1) WO2022244473A1 (ja)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01238044A (ja) * 1988-03-17 1989-09-22 Nec Corp 半導体装置
JP2015216344A (ja) * 2014-04-21 2015-12-03 新光電気工業株式会社 配線基板及びその製造方法
WO2020004271A1 (ja) * 2018-06-26 2020-01-02 京セラ株式会社 配線基板

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5865630B2 (ja) 2011-08-23 2016-02-17 京セラ株式会社 電極構造、半導体素子、半導体装置、サーマルヘッドおよびサーマルプリンタ

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01238044A (ja) * 1988-03-17 1989-09-22 Nec Corp 半導体装置
JP2015216344A (ja) * 2014-04-21 2015-12-03 新光電気工業株式会社 配線基板及びその製造方法
WO2020004271A1 (ja) * 2018-06-26 2020-01-02 京セラ株式会社 配線基板

Also Published As

Publication number Publication date
US20240250048A1 (en) 2024-07-25
JP2022178590A (ja) 2022-12-02
CN117321745A (zh) 2023-12-29
DE112022002694T5 (de) 2024-02-29
KR20230172019A (ko) 2023-12-21
TW202247311A (zh) 2022-12-01

Similar Documents

Publication Publication Date Title
JP5472230B2 (ja) チップ部品構造体及び製造方法
KR100536036B1 (ko) 반도체 장치
US10832855B2 (en) Electronic component and manufacturing method thereof
KR20080051093A (ko) 배선 기판 및 그 제조방법
JP2017195322A (ja) チップコンデンサ
WO2022244473A1 (ja) 電子部品
US10886211B2 (en) Wiring board and semiconductor package
US8399969B2 (en) Chip package and fabricating method thereof
KR20000047626A (ko) 반도체 장치의 제조 방법
JP2012129318A (ja) 半導体装置および半導体装置の製造方法
JP7443092B2 (ja) 配線回路基板
JP2016100352A (ja) プリント配線板およびその製造方法
JP7382167B2 (ja) 電子装置、および電子装置の製造方法
WO2020166512A1 (ja) 半導体装置、および、半導体装置の製造方法
JP7382170B2 (ja) 半導体装置
JP7154818B2 (ja) 半導体装置および半導体装置の製造方法
CN100499054C (zh) 半导体装置及其制造方法
JP5273920B2 (ja) 半導体装置
JP7430988B2 (ja) 電子装置
TWI751506B (zh) 線路板及其製造方法
JP7379905B2 (ja) 配線基板、素子付配線基板および配線基板の製造方法
US20240032193A1 (en) Electronic component
JP2003124773A (ja) チップ型圧電共振部品
WO2023053412A1 (ja) はんだ実装用ランドを有する基板
JPH03268385A (ja) はんだバンプとその製造方法

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22804391

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 202280034429.5

Country of ref document: CN

ENP Entry into the national phase

Ref document number: 20237039638

Country of ref document: KR

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 18561435

Country of ref document: US

Ref document number: 1020237039638

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 112022002694

Country of ref document: DE

122 Ep: pct application non-entry in european phase

Ref document number: 22804391

Country of ref document: EP

Kind code of ref document: A1