WO2022041244A9 - 一种显示基板及其制作方法、显示装置 - Google Patents
一种显示基板及其制作方法、显示装置 Download PDFInfo
- Publication number
- WO2022041244A9 WO2022041244A9 PCT/CN2020/112676 CN2020112676W WO2022041244A9 WO 2022041244 A9 WO2022041244 A9 WO 2022041244A9 CN 2020112676 W CN2020112676 W CN 2020112676W WO 2022041244 A9 WO2022041244 A9 WO 2022041244A9
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- sub
- substrate
- pixel
- pattern
- transistor
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 364
- 238000004519 manufacturing process Methods 0.000 title abstract description 10
- 239000003990 capacitor Substances 0.000 claims description 42
- 238000003860 storage Methods 0.000 claims description 39
- 230000008878 coupling Effects 0.000 claims description 8
- 238000010168 coupling process Methods 0.000 claims description 8
- 238000005859 coupling reaction Methods 0.000 claims description 8
- 238000000034 method Methods 0.000 claims description 7
- 239000010410 layer Substances 0.000 description 104
- 239000002184 metal Substances 0.000 description 59
- 238000010586 diagram Methods 0.000 description 41
- 239000011148 porous material Substances 0.000 description 15
- 238000002834 transmittance Methods 0.000 description 12
- 230000003287 optical effect Effects 0.000 description 11
- 238000005516 engineering process Methods 0.000 description 8
- 239000010408 film Substances 0.000 description 8
- 239000010409 thin film Substances 0.000 description 7
- 101150037603 cst-1 gene Proteins 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 239000002346 layers by function Substances 0.000 description 4
- 239000004020 conductor Substances 0.000 description 3
- 238000002347 injection Methods 0.000 description 3
- 239000007924 injection Substances 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- 238000001514 detection method Methods 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 229920001621 AMOLED Polymers 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000003086 colorant Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000000750 progressive effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/1201—Manufacture or treatment
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06V—IMAGE OR VIDEO RECOGNITION OR UNDERSTANDING
- G06V40/00—Recognition of biometric, human-related or animal-related patterns in image or video data
- G06V40/10—Human or animal bodies, e.g. vehicle occupants or pedestrians; Body parts, e.g. hands
- G06V40/12—Fingerprints or palmprints
- G06V40/13—Sensors therefor
- G06V40/1318—Sensors therefor using electro-optical elements or layers, e.g. electroluminescent sensing
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/30—Devices specially adapted for multicolour light emission
- H10K59/35—Devices specially adapted for multicolour light emission comprising red-green-blue [RGB] subpixels
- H10K59/351—Devices specially adapted for multicolour light emission comprising red-green-blue [RGB] subpixels comprising more than three subpixels, e.g. red-green-blue-white [RGBW]
Definitions
- the present disclosure relates to the field of display technology, and in particular, to a display substrate, a manufacturing method thereof, and a display device.
- This kind of display screen generally adopts the optical fingerprint identification technology, that is, the fingerprint identification of the user is realized by the principle of refraction and reflection of light.
- the purpose of the present disclosure is to provide a display substrate, a manufacturing method thereof, and a display device.
- a first aspect of the present disclosure provides a display substrate, comprising: a substrate and a plurality of sub-pixels arrayed on the substrate; the sub-pixels include:
- the power supply signal line pattern includes a first power supply line part and a second power supply line part; at least a part of the first power supply line part extends in a second direction;
- the second power supply line part includes a main body part , a first end portion and a second end portion, the main body portion and the first power cord portion are spaced apart along a first direction, the first direction intersects with the second direction, the first end portion and The second end portions are oppositely disposed along the second direction, the first end portions are respectively coupled to one end of the main body portion and the first power cord portion, and the second end portions are respectively coupled to the main body portion
- the other end of the power cord is coupled to the first power cord portion, and there is a hole between the first power cord portion and the second power cord portion.
- the plurality of sub-pixels are divided into multiple rows of sub-pixels, and each row of sub-pixels includes a plurality of the sub-pixels arranged in sequence along the first direction; the sub-pixels further include:
- first data line pattern and a second data line pattern oppositely arranged along a first direction, at least part of the first data line pattern and at least part of the second data line pattern both extend along the second direction;
- the orthographic projection of the first data line pattern on the substrate overlaps with the orthographic projection of the first power line portion of the sub-pixel adjacent to the sub-pixel to which it belongs along the first direction on the substrate.
- the orthographic projection of the two data line patterns on the substrate overlaps the orthographic projection of the main body portion on the substrate.
- the orthographic projection of the first data line pattern on the substrate does not overlap with the orthographic projection of the aperture on the substrate; and/or, the second data line pattern is on the substrate
- the orthographic projection on the aperture does not overlap the orthographic projection of the aperture on the substrate.
- the sub-pixel further includes a light-emitting control signal line pattern, and at least part of the light-emitting control signal line pattern extends along the first direction; the orthographic projection of the light-emitting control signal line pattern on the substrate is the same as that of the substrate. The orthographic projections of the apertures on the substrate partially overlap.
- the first power line portion includes a second sub-section and a first sub-section for enclosing the aperture, along a direction perpendicular to the second direction, in a plane parallel to the substrate above, the width of the first sub-section is smaller than the width of the second sub-section.
- the sub-pixel further includes a light-emitting element, and the light-emitting element includes an anode pattern, and the orthographic projection of the anode pattern on the substrate does not overlap with the orthographic projection of the aperture on the substrate.
- the orthographic projection of the hole on the substrate is located between the orthographic projection of the first anode pattern on the substrate and the orthographic projection of the second anode pattern on the substrate;
- the pixel includes the first anode pattern, and the next sub-pixel adjacent to the sub-pixel along the first direction includes the second anode pattern.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel, a blue sub-pixel and two green sub-pixels;
- the anode patterns included in the red sub-pixels in each pixel unit and the anode patterns included in the blue sub-pixels in each pixel unit are distributed in a row, and the anode patterns included in each pixel unit are distributed in one row.
- the anode pattern included in the green sub-pixel is distributed in another row;
- the anode patterns included in the red sub-pixels, the anode patterns included in the blue sub-pixels, and the anode patterns included in the green sub-pixels are alternately distributed in sequence;
- one of adjacent red sub-pixels and green sub-pixels includes the first anode pattern, and the other of the adjacent red sub-pixels and green sub-pixels includes the second anode pattern;
- one of the adjacent blue and green sub-pixels includes the first anode pattern, and the other of the adjacent blue and green sub-pixels includes the first anode pattern.
- the sub-pixel further includes a light-emitting element, the light-emitting element includes an anode pattern, and an orthographic projection of a part of the anode pattern on the substrate partially overlaps the orthographic projection of the aperture on the substrate.
- the main body part includes a first main body part and a second main body part, the first main body part is close to the first end part, the second main body part is close to the second end part, parallel to the On the plane of the base, in a direction perpendicular to the second direction, the width of the first body portion is greater than the width of the second body portion;
- the sub-pixel further includes a sub-pixel drive circuit, the sub-pixel drive circuit includes a drive transistor and a storage capacitor, the first plate of the storage capacitor is coupled to the gate of the drive transistor, and the first plate of the storage capacitor is coupled to the gate of the drive transistor.
- the orthographic projection of the diode plate on the substrate overlaps with the orthographic projection of the first body portion on the substrate, and the second electrode plate of the storage capacitor and the first body portion are disposed on the Via coupling at the overlap.
- the orthographic projection of the second electrode plate of the storage capacitor on the substrate does not overlap with the orthographic projection of the aperture on the substrate.
- the sub-pixel further includes a power compensation pattern, at least a part of the power compensation pattern extends along the first direction, and the power compensation pattern is respectively aligned with the main body and the sub-pixel to which it belongs along the first direction.
- the first power lines in adjacent sub-pixels are partially coupled.
- the sub-pixel further includes: a reset signal line pattern, a gate line pattern, and a light-emitting control signal line pattern sequentially distributed along the second direction; at least part of the reset signal line pattern extends along the first direction, and the At least part of the grid line pattern extends along the first direction, and at least part of the light emission control signal line pattern extends along the first direction;
- the orthographic projection of the power compensation pattern on the substrate is located between the orthographic projection of the grid line pattern on the substrate and the orthographic projection of the light-emitting control signal line pattern on the substrate.
- the sub-pixel further includes a light-emitting control signal line pattern, and at least a part of the light-emitting control signal line pattern extends along the first direction;
- the light-emitting control signal line pattern includes a first light-emitting control portion and a second light-emitting control portion.
- the orthographic projection of a power line portion on the substrate overlaps; along the second direction, the orthographic projection of the second light-emitting control portion on the substrate overlaps the projection of the power compensation pattern on the substrate.
- the orthographic projections are opposite; on a plane parallel to the substrate, in a direction perpendicular to the first direction, the width of the second light emission control portion is smaller than the width of the first light emission control portion.
- the power compensation pattern includes a first part, a second part and a third part; the first part is respectively coupled to one end of the first power line part and the third part, and the second part is are respectively coupled to the main body part and the other end of the third part, the third part extends along the first direction, and the extending direction of the first part and the extending direction of the second part are the same as those of the second part.
- the first direction intersects, and both intersect with the second direction.
- an end of the power compensation pattern coupled to the first power line portion has a first width, along a direction close to the first power line. In the direction of the first power line portion, the first width gradually increases.
- the sub-pixel further includes a light-emitting element, and the light-emitting element includes an anode pattern, and the orthographic projection of the anode pattern on the substrate overlaps the orthographic projection of the power compensation pattern on the substrate.
- the sub-pixel further includes: a light-emitting element, an initialization signal line pattern, a reset signal line pattern, a gate line pattern, and a light-emitting control signal line pattern; at least part of the initialization signal line pattern, the reset signal line pattern At least part of the gate line pattern and at least part of the light-emitting control signal line pattern both extend along the first direction;
- the sub-pixels also include:
- first data line pattern and a second data line pattern oppositely arranged along a first direction, at least part of the first data line pattern and at least part of the second data line pattern both extend along the second direction;
- the sub-pixel drive circuit includes: a first transistor, a second transistor, a third transistor, a fourth transistor, a fifth transistor, a sixth transistor, a seventh transistor, and a storage capacitor;
- the gate of the third transistor is coupled to the second electrode of the first transistor, the first electrode of the third transistor is coupled to the second electrode of the fifth transistor, and the first electrode of the third transistor is coupled to the second electrode of the fifth transistor.
- a diode is coupled to the first electrode of the first transistor;
- the gate of the first transistor is coupled to the gate line pattern
- the gate of the second transistor is coupled to the reset signal line pattern, the first electrode of the second transistor is coupled to the initialization signal line pattern, and the second electrode of the second transistor is coupled to the first electrode.
- the gates of the three transistors are coupled;
- the gate of the fourth transistor is coupled to the gate line pattern;
- the first electrode of the fourth transistor is coupled to the first data line pattern or the second data line pattern, and the fourth transistor
- the second pole of is coupled to the first pole of the third transistor;
- the gate of the fifth transistor is coupled to the light-emitting control signal line pattern, and the first electrode of the fifth transistor is coupled to the power supply signal line pattern;
- the gate of the sixth transistor is coupled to the light-emitting control signal line pattern, the first electrode of the sixth transistor is coupled to the second electrode of the third transistor, and the second electrode of the sixth transistor coupled with the light-emitting element;
- the gate of the seventh transistor is coupled to the reset signal line pattern in the next sub-pixel adjacent in the second direction, and the first pole of the seventh transistor is coupled to the adjacent sub-pixel in the second direction.
- the initialization signal line pattern in the next sub-pixel is coupled, and the second electrode of the seventh transistor is coupled to the light-emitting element;
- the first plate of the storage capacitor is multiplexed as the gate of the third transistor, and the second plate of the storage capacitor is coupled to the power signal line pattern.
- a second aspect of the present disclosure provides a display device including the above-mentioned display substrate.
- a third aspect of the present disclosure provides a method for fabricating a display substrate, comprising: fabricating a plurality of sub-pixels distributed in an array on a substrate; the step of fabricating the sub-pixels specifically includes:
- a power supply signal line pattern is made, the power supply signal line pattern includes a first power supply line part and a second power supply line part; at least part of the first power supply line part extends along the second direction; the second power supply line part includes a main body part, a first end part and a second end part, the main body part and the first power cord part are arranged in a first direction, and the main body part and the first power cord part are spaced apart, the first power cord part The direction intersects with the second direction, the first end portion and the second end portion are oppositely arranged along the second direction, and the first end portion is respectively connected with one end of the main body portion and the first power cord Partly coupled, the second end portion is respectively coupled to the other end of the main body portion and the first power cord portion, and a hole is formed between the first power cord portion and the second power cord portion.
- 1a is a schematic diagram of a sub-pixel layout in the prior art
- Fig. 1b is a schematic diagram of the layout of the active layer in Fig. 1;
- FIG. 1c is a schematic diagram of the layout of the first gate metal layer in FIG. 1;
- FIG. 1d is a schematic diagram of the layout of the second gate metal layer in FIG. 1;
- FIG. 1e is a schematic diagram of the layout of the source-drain metal layer in FIG. 1;
- FIG. 2 is a circuit diagram of a sub-pixel driving circuit provided by an embodiment of the present disclosure
- FIG. 3 is a working timing diagram of a sub-pixel driving circuit provided by an embodiment of the present disclosure
- FIG. 4 is a schematic diagram of a first layout of a sub-pixel according to an embodiment of the present disclosure
- FIG. 5 is a schematic diagram of the layout of the active layer and the first gate metal layer in FIG. 4;
- FIG. 6 is a schematic diagram of the layout of the second gate metal layer in FIG. 4;
- FIG. 7 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 4;
- FIG. 8 is a schematic diagram of the layout of the second source-drain metal layer in FIG. 4;
- FIG. 9 is a schematic diagram of a second layout of a sub-pixel provided by an embodiment of the present disclosure.
- FIG. 10 is a schematic structural diagram of the second power line portion in FIG. 9;
- FIG. 11 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 9;
- FIG. 12 is a schematic diagram of the layout of the first source-drain metal layer and the second source-drain metal layer in FIG. 9;
- FIG. 13 is a schematic diagram of a third layout of a sub-pixel provided by an embodiment of the present disclosure.
- FIG. 14 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 13;
- FIG. 15 is a schematic diagram of the first connection between the power compensation pattern and the second power line part in FIG. 13;
- 16 is a schematic diagram of a first layout of eight sub-pixels
- FIG. 17 is a schematic cross-sectional view along the direction A1A2 in FIG. 16;
- FIG. 18 is a schematic diagram of the layout of the two-layer source-drain metal layer and the anode layer in FIG. 16;
- 19 is a schematic diagram of the layout of the second source-drain metal layer and the anode layer in FIG. 16;
- FIG. 20 is a schematic diagram of the layout of the active layer in FIG. 16;
- FIG. 21 is a schematic diagram of the layout of the first gate metal layer in FIG. 16;
- FIG. 22 is a schematic diagram of the layout of the second gate metal layer in FIG. 16;
- FIG. 23 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 16;
- FIG. 24 is a schematic diagram of a fourth layout of sub-pixels according to an embodiment of the present disclosure.
- FIG. 25 is a schematic structural diagram of the second power line portion in FIG. 24;
- FIG. 26 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 24;
- FIG. 27 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 24;
- FIG. 28 is a schematic diagram of the layout of the second source-drain metal layer in FIG. 24;
- FIG. 29 is a schematic layout diagram of the first source-drain metal layer and the second source-drain metal layer in FIG. 24;
- FIG. 30 is a schematic diagram of a fifth layout of sub-pixels according to an embodiment of the present disclosure.
- FIG. 31 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 30;
- FIG. 32 is a schematic diagram of the second connection between the power compensation pattern and the second power line part in FIG. 30;
- 33 is a schematic diagram of a second layout of eight sub-pixels
- FIG. 34 is a schematic diagram of a sub-pixel driving circuit included in the eight sub-pixels in FIG. 33;
- FIG. 35 is a schematic diagram of the layout of the active layer in FIG. 33;
- FIG. 36 is a schematic diagram of the layout of the first source-drain metal layer in FIG. 33;
- FIG. 37 is a schematic diagram of the layout of the second source-drain metal layer and the anode layer in FIG. 33;
- FIG. 38 is a schematic layout diagram of a first source-drain metal layer and an anode layer according to an embodiment of the present disclosure.
- the structure of the AMOLED display panel includes: a substrate, a plurality of sub-pixel driving circuits disposed on the substrate, and a plurality of light-emitting elements disposed on the side of the sub-pixel driving circuits facing away from the substrate, the light-emitting elements and the
- the sub-pixel driving circuits are in one-to-one correspondence, and the sub-pixel driving circuits are used to drive the corresponding light-emitting elements to emit light, thereby realizing the display function of the display panel.
- the sub-pixel driving circuit generally includes a plurality of thin film transistors. As shown in FIG. 1a, when the sub-pixel driving circuit includes seven thin film transistors M1-M7, The specific layout method, when laid out in this way, the sub-pixel driving circuit includes an active layer as shown in FIG. 1b, a first metal layer as shown in FIG. 1c, and a second metal layer as shown in FIG. 1d. , and the third metal layer as shown in FIG. 1e ; the active layer includes an active pattern for forming the channel region of each thin film transistor (the part in the dashed box in FIG. 1b ), and the The active pattern is coupled to a doped active pattern with conductive properties (the part outside the dashed frame in FIG.
- the first metal layer includes the gates of each thin film transistor, and the gates are coupled to scan The signal line GATE, a pole plate CE1 of the storage capacitor in the sub-pixel driving circuit, the reset signal line RST, and the light-emitting control signal line EM;
- the second metal layer includes an initialization signal line VINT, and the sub-pixel driving circuit Another electrode plate CE2 of the storage capacitor;
- the third metal layer includes a data line DATA, a power signal line VDD, and some conductive connection parts (such as marks 341-343).
- some vias may also be arranged.
- the present disclosure provides a display substrate, comprising: a substrate and a plurality of sub-pixels arrayed on the substrate, each sub-pixel includes: a light-emitting element, an initialization signal line pattern 94 , and a reset signal line A pattern 95, a gate line pattern 92, a light emission control signal line pattern 93, a power signal line pattern 91, and a first data line pattern 981 and a second data line pattern 982 oppositely disposed along the first direction.
- At least part of the initialization signal line pattern 94, at least part of the reset signal line pattern 95, at least part of the gate line pattern 92, and at least part of the light emission control signal line pattern 93 all extend in the first direction.
- At least part of the power signal line pattern 91, at least part of the first data line pattern 981 and at least part of the second data line pattern 982 all extend in a second direction, the first direction and the second direction intersect.
- the first direction includes the X direction
- the second direction includes the Y direction.
- All the sub-pixels included in the display substrate can be divided into multiple rows of sub-pixels arranged in sequence along the second direction, and multiple columns of sub-pixels arranged in sequence along the first direction.
- the initialization signal line patterns 94 are electrically connected in sequence to form an integrated structure; the gate line patterns 92 included in the sub-pixels in the same row are electrically connected in sequence to form an integrated structure; the light-emitting control included in the sub-pixels in the same row
- the signal line patterns 93 are electrically connected in sequence to form an integrated structure; the reset signal line patterns 95 included in the sub-pixels located in the same row are electrically connected in sequence to form an integrated structure; the first data included in the sub-pixels located in the same column
- the line patterns 981 are electrically connected in sequence to form an integrated structure; the second data line patterns 982 included in the sub-pixels located in the same column are electrically connected in sequence to form an integrated structure; the power signal lines included in the sub-pixels located in the same column
- the patterns 91
- Each of the sub-pixels further includes a sub-pixel driving circuit.
- the sub-pixel driving circuit includes 7 thin film transistors and 1 capacitor.
- the transistors included in the sub-pixel driving circuit are all P-type transistors, the first electrode of each transistor includes a source electrode, and the second electrode of each transistor includes a drain electrode.
- the first transistor T1 has a double gate structure, the gate 201g of the first transistor T1 is coupled to the gate line pattern 92, the source S1 of the first transistor T1 is coupled to the drain D3 of the third transistor T3 (ie, the driving transistor), The drain D1 of the first transistor T1 is coupled to the gate 203g of the third transistor T3.
- the second transistor T2 has a double gate structure, the gate 202g of the second transistor T2 is coupled to the reset signal line pattern 95 , the source S2 of the second transistor T2 is coupled to the initialization signal line pattern 94 , and the second transistor T2 is coupled to the reset signal line pattern 95 .
- the drain D2 of T2 is coupled to the gate 203g of the third transistor T3.
- the gate 204g of the fourth transistor T4 is coupled to the gate line pattern 92, the source S4 of the fourth transistor T4 is coupled to the first data line pattern 981 or the second data line pattern 982, and the drain of the fourth transistor T4 D4 is coupled to the source S3 of the third transistor T3.
- the gate 205g of the fifth transistor T5 is coupled to the light-emitting control signal line pattern 93, the source S5 of the fifth transistor T5 is coupled to the power signal line pattern 91, and the drain D5 of the fifth transistor T5 is coupled to the source of the third transistor T3 Pole S3 is coupled.
- the gate 206g of the sixth transistor T6 is coupled to the light-emitting control signal line pattern 93, the source S6 of the sixth transistor T6 is coupled to the drain D3 of the third transistor T3, and the drain D6 of the sixth transistor T6 is coupled to the light-emitting element EL the anode coupling.
- the gate 207g of the seventh transistor T7 is coupled to the reset signal line pattern 95' in the next sub-pixel adjacent along the second direction, and the drain D7 of the seventh transistor T7 is coupled to the anode of the corresponding light-emitting element EL Then, the source S7 of the seventh transistor T7 is coupled to the initialization signal line pattern 94' in the next sub-pixel adjacent along the second direction.
- the first plate Cst1 of the storage capacitor Cst is multiplexed as the gate 203 g of the third transistor T3 , and the second plate Cst2 of the storage capacitor Cst is coupled to the power signal line pattern 91 .
- each working cycle includes a reset period P1 , a write compensation period P2 and a light-emitting period P3 .
- E1 represents the light-emitting control signal transmitted on the light-emitting control signal line pattern 93 in the current sub-pixel
- R1 represents the reset signal transmitted on the reset signal line pattern 95 in the current sub-pixel
- D1 represents the target in the current sub-pixel
- G1 represents the gate scan signal transmitted on the gate line pattern 92 in the current sub-pixel
- R1' represents the reset in the next sub-pixel adjacent to the current sub-pixel along the second direction
- the reset signal transmitted on the signal line pattern 95' is the reset period P1 , a write compensation period P2 and a light-emitting period P3 .
- E1 represents the light-emitting control signal transmitted on the light-emitting control signal line pattern 93 in the current sub-pixel
- R1 represents the reset signal transmitted on the reset signal line pattern 95 in the current sub-pixel
- D1 represents the target in the current
- the reset signal input from the reset signal line pattern 95 is at an active level
- the second transistor T2 is turned on
- the initialization signal transmitted from the initialization signal line pattern 94 is input to the third transistor T3
- the gate 203g of the third transistor T3 is reset, so that the gate-source voltage Vgs held on the third transistor T3 in the previous frame is cleared to reset the gate 203g of the third transistor T3.
- the reset signal input from the reset signal line pattern 95 is at an inactive level
- the second transistor T2 is turned off
- the gate scan signal input from the gate line pattern 92 is at an active level
- the first transistor T1 is controlled
- the fourth transistor T4 is turned on
- the target data line pattern writes the data signal, and is transmitted to the source S3 of the third transistor T3 through the fourth transistor T4, at the same time, the first transistor T1 and the fourth transistor T4 are turned on
- the third transistor T3 is formed into a diode structure, so the first transistor T1, the third transistor T3 and the fourth transistor T4 work together to realize the threshold voltage compensation of the third transistor T3.
- the compensation time is long enough, it can be controlled
- the potential of the gate 203g of the third transistor T3 finally reaches Vdata+Vth, where Vdata represents the voltage value of the data signal, and Vth represents the threshold voltage of the third transistor T3.
- the reset signal input from the reset signal line pattern 95' is at an active level
- the seventh transistor T7 is controlled to be turned on
- the initialization signal transmitted from the initialization signal line pattern 94' is input to the anode of the light-emitting element EL , control the light-emitting element EL not to emit light.
- the light-emitting control signal written in the light-emitting control signal line pattern 93 is at an active level, and the fifth transistor T5 and the sixth transistor T6 are controlled to be turned on, so that the power supply signal transmitted by the power supply signal line pattern 91 is input to the third The source S3 of the transistor T3, and the gate 203g of the third transistor T3 is kept at Vdata+Vth, so that the third transistor T3 is turned on, the gate-source voltage corresponding to the third transistor T3 is Vdata+Vth-VDD, and VDD is the power supply
- the voltage value corresponding to the signal, the leakage current generated based on the gate-source voltage flows to the anode of the corresponding light-emitting element EL, and drives the corresponding light-emitting element EL to emit light.
- each film layer corresponding to the sub-pixels is as follows:
- the active film layer As shown in FIG. 17, the active film layer, the first gate insulating layer GI1, the first gate metal layer, the second gate insulating layer GI2, the second gate metal layer, the layer An inter-insulating layer ILD, a first source-drain metal layer, a first flat layer PLN1, a second source-drain metal layer, a second flat layer PLN2 and an anode layer.
- the active film layer is used to form the channel region (the part covered by the gate of each transistor), the source (eg: S1-S7) and the drain (eg, the gate of each transistor) of each transistor in the sub-pixel driving circuit : D1 ⁇ D7), the active film layers corresponding to the source and drain electrodes have better conductivity than the active film layers corresponding to the channel region due to doping; the active film layers can be made of amorphous silicon, polysilicon, oxide Material semiconductor materials, etc. It should be noted that the above-mentioned source and drain electrodes may be doped with n-type impurities or p-type impurities.
- the first gate metal layer is used to form the gates of the transistors in the sub-pixel driving circuit (eg, 201g-207g), as well as the gate line pattern 92, the light-emitting control signal line pattern 93, and the reset included in the sub-pixel.
- the gate 203g of the third transistor T3 in each sub-pixel driving circuit is multiplexed as the first plate Cst1 of the second storage capacitor Cst in the sub-pixel driving circuit.
- the second gate metal layer is used to form the second electrode plate Cst2 of the second storage capacitor Cst, the initialization signal line pattern 94 included in the sub-pixel, and the shielding pattern 80 .
- the first source-drain metal layer is used to form the power signal line pattern 91 and some conductive connection parts included in the sub-pixel. It is worth noting that, in order to ensure the stability of the power signal transmitted by the power signal line pattern 91, when laying out the power signal line pattern 91, the conductive connections and some vias provided on the same layer should be avoided as much as possible.
- the width of the power signal line pattern 91 in the direction perpendicular to its own extension is widened.
- the second source-drain metal layer is used to form the first data line pattern 981 , the second data line pattern 982 and some conductive connection parts included in the sub-pixel.
- the gate 204g of the fourth transistor T4 the gate 201g of the first transistor T1, and the gate 202g of the second transistor T2 are all Located on the first side of the gate 203g of the third transistor T3, the gate of the seventh transistor T7, the gate 206g of the sixth transistor T6 and the gate of the fifth transistor T5 are located on the second side of the gate of the driving transistor .
- the first side and the second side of the gate of the driving transistor are opposite sides along the second direction, and further, the first side of the gate 203g of the third transistor T3 may be the third transistor T3
- the upper side of the gate 203g of the third transistor T3, the second side of the gate 203g of the third transistor T3 may be the lower side of the gate 203g of the third transistor T3.
- the lower side for example, the side of the display substrate used to bind the IC is the lower side of the display substrate, and the lower side of the gate 203g of the third transistor T3 is the side of the gate 203g of the third transistor T3 that is closer to the IC. side.
- the upper side is the opposite side to the lower side, eg, the side of the gate 203g of the third transistor T3 that is farther from the IC.
- the gate 204g of the fourth transistor T4 and the gate 205g of the fifth transistor T5 are both located on the third side of the gate 203g of the third transistor T3, the gate 201g of the first transistor T1 and the sixth transistor T1
- the gates 206g of T6 are all located on the fourth side of the gate 203g of the third transistor T3.
- the third side and the fourth side of the gate 203g of the third transistor T3 are opposite sides along the first direction; further, the third side of the gate 203g of the third transistor T3 may be the third transistor The right side of the gate 203g of T3, the fourth side of the gate 203g of the third transistor T3 may be the left side of the gate 203g of the third transistor T3.
- the second data line pattern 982 is located on the right side of the gate 203g of the third transistor T3, and the first data line pattern 981 is located on the left side of the gate 203g of the third transistor T3 .
- this technology has certain requirements on the transmittance of the display substrate, that is, a light signal with sufficient intensity is required to support the photosensitive sensor (English: Light -sensitive sensor (hereinafter referred to as sensor) responds to light, thereby shortening the response time of fingerprint recognition.
- a light signal with sufficient intensity is required to support the photosensitive sensor (English: Light -sensitive sensor (hereinafter referred to as sensor) responds to light, thereby shortening the response time of fingerprint recognition.
- the display substrate with the above structure is used for fingerprint recognition under the screen
- the metal conductors and P-Si semiconductors (used to form the active layer) included in each sub-pixel in the display substrate are used as wiring and
- the device occupies more than 85% of the area of the display substrate, and these areas have a large shielding effect on electromagnetic waves, which reduces the signal-to-noise ratio of optical fingerprint identification detection and limits the fingerprint detection speed.
- the transmittance of the display substrate it is possible to consider changing the layout of the backplane in the display substrate. For example, the transmittance can be improved by narrowing the line width of metal traces, compressing the size of light-emitting elements, and compressing the size of transistors or capacitors.
- the above solutions can improve the resolution, they tend to have a negative impact on the performance of the display substrate.
- an embodiment of the present disclosure provides a display substrate, including: a substrate and a plurality of sub-pixels arrayed on the substrate; the sub-pixels include:
- a power supply signal line pattern 91 includes a first power supply line portion 911 and a second power supply line portion 912; at least part of the first power supply line portion 911 extends in a second direction; the second power supply
- the cord portion 912 includes a main body portion 9120, a first end portion 9121 and a second end portion 9122, the main body portion 9120 and the first power cord portion 911 are arranged in a first direction, and the main body portion 9120 and the first power cord portion 9120 are arranged in a first direction.
- a power cord portion 911 is arranged at intervals, the first direction intersects with the second direction, the first end portion 9121 and the second end portion 9122 are oppositely arranged along the second direction, and the first end portion 9121 are respectively coupled to one end of the main body portion 9120 and the first power cord portion 911, the second end portion 9122 is respectively coupled to the other end of the main body portion 9120 and the first power cord portion 911, A hole 50 is formed between the first power line portion 911 and the second power line portion 912 .
- the display substrate includes a plurality of sub-pixels distributed on the substrate in an array, and the plurality of sub-pixels can be divided into a plurality of rows of sub-pixels and a plurality of columns of sub-pixels.
- the plurality of rows of sub-pixels are arranged along the second direction, and each row of sub-pixels includes a plurality of the sub-pixels sequentially arranged along the first direction.
- the plurality of columns of sub-pixels are arranged along the first direction, and each column of sub-pixels includes a plurality of the sub-pixels arranged in sequence along the second direction.
- Each sub-pixel includes the power supply signal line pattern 91, the power supply signal line pattern 91 includes a first power supply line portion 911 and a second power supply line portion 912; at least part of the first power supply line portion 911 is along the second direction Extension:
- the first power supply line portions 911 included in each sub-pixel are electrically connected in sequence to form an integrated structure.
- the second power cord portion 912 includes a main body portion 9120 , a first end portion 9121 and a second end portion 9122 .
- at least a portion of the main body portion 9120 extends along the second direction.
- the thickness of the main body portion 9120 is uniform or non-uniform.
- the main body portion 9120 and the first power cord portion 911 are arranged in a first direction, and the main body portion 9120 and the first power cord portion 911 are spaced apart.
- the distance between the main body portion 9120 and the first power line portion 911 determines the width of the aperture 50 in the first direction.
- the first end portion 9121 and the second end portion 9122 are disposed opposite to each other along the second direction, and the first end portion 9121 is respectively connected to one end of the main body portion 9120 and the first power cord portion. 911 is coupled, and the second end portion 9122 is coupled to the other end of the main body portion 9120 and the first power cord portion 911, respectively.
- the main body portion 9120 , the first end portion 9121 , the second end portion 9122 and the first power cord portion 911 together define the aperture 50 .
- the length of the main body portion 9120 and the distance between the first end portion 9121 and the second end portion 9122 determine the length of the aperture 50 in the first direction.
- the main body portion 9120 , the first end portion 9121 , the second end portion 9122 and the first power cord portion 911 are formed as an integral structure.
- the one-piece structure includes: the main body portion 9120 , the first end portion 9121 , the second end portion 9122 and the first power line, which are made of the same material and contacted at the same time through a single patterning process Section 911.
- the display substrate provided by the embodiment of the present disclosure by setting the power signal line pattern 91 to include the first power supply line portion 911 and the second power supply line portion 912, so that the A hole 50 can be formed between the first power line portion 911 and the second power line portion 912, thereby reducing the proportion of the opaque area in the display substrate and improving the light transmittance of the display substrate. Therefore, when the display substrate provided by the embodiments of the present disclosure is compatible with the optical fingerprint identification technology, it can provide good conditions for the sensor to collect optical signals, thereby effectively improving the speed and accuracy of fingerprint identification.
- the display substrate provided by the embodiment of the present disclosure only holes are formed on the power signal line pattern 91, and the line width of metal traces other than the power signal line pattern 91 is not narrowed or the light emission is compressed. Therefore, the display substrate provided by the embodiments of the present disclosure is not easy to have a negative impact on the performance of the display substrate while improving the resolution.
- the plurality of sub-pixels are divided into a plurality of rows of sub-pixels, and each row of sub-pixels includes a plurality of the sub-pixels arranged in sequence along the first direction Sub-pixels; the sub-pixels also include:
- the first data line pattern 981 and the second data line pattern 982 are oppositely arranged along the first direction, and at least part of the first data line pattern 981 and at least part of the second data line pattern 982 are along the second direction extension;
- the orthographic projection of the first data line pattern 981 on the substrate overlaps with the orthographic projection of the first power line portion 911 in the sub-pixel adjacent to the sub-pixel to which it belongs along the first direction on the substrate, so The orthographic projection of the second data line pattern 982 on the substrate overlaps the orthographic projection of the main body portion 9120 on the substrate.
- the display substrate includes a plurality of sub-pixels distributed on the substrate in an array, and the plurality of sub-pixels can be divided into a plurality of rows of sub-pixels and a plurality of columns of sub-pixels.
- the plurality of rows of sub-pixels are arranged along the second direction, and each row of sub-pixels includes a plurality of the sub-pixels sequentially arranged along the first direction.
- the plurality of columns of sub-pixels are arranged along the first direction, and each column of sub-pixels includes a plurality of the sub-pixels arranged in sequence along the second direction.
- the first direction includes a horizontal direction
- the second direction includes a vertical direction
- Each sub-pixel includes a first data line pattern 981 and a second data line pattern 982 oppositely disposed along a first direction, and at least part of the first data line pattern 981 and at least part of the second data line pattern 982 are extending in the second direction.
- the first data line patterns 981 included in each sub-pixel in the same column of sub-pixels are electrically connected in sequence to form an integrated structure.
- the second data line patterns 982 included in each sub-pixel in the same column of sub-pixels are electrically connected in sequence, and can form an integrated structure.
- the first data line pattern 981 includes first bumps 9811
- the second data line pattern 982 includes second bumps 9812 .
- the first bump 9811 and the second bump 9812 are used for electrical connection with the first pole S4 of the fourth transistor T4.
- the odd-numbered sub-pixels receive data signals provided by the first data line patterns 981 included therein, and the even-numbered sub-pixels receive data signals provided by the second data line patterns 982 included therein.
- the even-numbered sub-pixels receive data signals provided by the first data line patterns 981 included therein, and the odd-numbered sub-pixels receive data signals provided by the second data line patterns 982 included therein.
- Each sub-pixel includes a sub-pixel driving circuit.
- the sub-pixel driving circuit includes a storage capacitor and a plurality of thin film transistors, as shown in FIG. 2 , FIG. 9 and FIG. 24 , exemplarily, the sub-pixel driving circuit includes 7T1C, that is, 7 transistors and one storage capacitor.
- the sub-pixel driving circuit is used for generating a driving signal for driving the light-emitting element to emit light.
- the sub-pixel driving circuit includes a driving transistor (ie, a third transistor) and a data writing transistor (ie, a fourth transistor T4 ).
- the first electrode of the data writing transistor is connected to the first data line pattern.
- 981 or the second data line pattern 982 is coupled to receive a data signal provided by the first data line pattern 981 or the second data line pattern 982, and the second pole of the data writing transistor is connected to the
- the first electrode of the driving transistor is coupled, and the data writing transistor can transmit the data signal received by the first electrode to the first electrode of the driving transistor.
- patterns of data lines coupled to the first electrodes of the data writing transistors in adjacent sub-pixels are different.
- the first electrode of the data writing transistor included in one of the adjacent sub-pixels is coupled to the first data line pattern 981, and the other one of the adjacent sub-pixels is coupled to the first data line pattern 981.
- the first electrode of the data writing transistor included in one sub-pixel is coupled to the second data line pattern 982 .
- each sub-pixel includes a first data line pattern 981 and a second data line pattern 982, and in the same column of sub-pixels, the data written in the adjacent sub-pixels is coupled to the data by the transistors.
- Different line patterns realize that in the same column of sub-pixels, adjacent sub-pixels are provided with data signals by different data line patterns, ensuring that each sub-pixel has sufficient data signal writing time, thus solving the problem of high-frequency display substrates.
- the data signal writing time of each row of sub-pixels is insufficient.
- the specific layout positions of the apertures 50 are various.
- the orthographic projection of the first data line pattern 981 on the substrate is adjacent to the sub-pixels to which it belongs along the first direction.
- the orthographic projection of the first power line portion 911 in the previous sub-pixel (ie, the first power line portion 911 included in the power signal line pattern 91') on the substrate overlaps, and the second data line pattern 982 is on the substrate.
- the orthographic projection on the substrate overlaps with the orthographic projection of the main body portion 9120 on the substrate; in this layout, the aperture 50 is located near the second data line pattern 982 in the sub-pixel to which it belongs, and the vicinity of the first data line pattern 981 in the next sub-pixel adjacent to the sub-pixel along the first direction.
- the above layout also makes the overlapping area between the orthographic projection of the first data line pattern 981 on the substrate and the orthographic projection of the functional pattern with a fixed potential on the substrate, and the second data line
- the overlapping area between the orthographic projection of the pattern 982 on the substrate and the orthographic projection of the functional pattern with a fixed potential on the substrate is close, thereby effectively reducing the size of the first data line pattern 981 and the second data line pattern 981. Load difference between data line graphs 982.
- the function patterns with fixed potentials include: power supply signal line pattern 91, initialization signal line pattern 94, and the power supply signal line pattern 91 or the conductive function pattern 961 to which the initialization signal line pattern 94 is coupled, etc.
- the orthographic projection of the first data line pattern 981 on the substrate and the orthographic projection of the aperture 50 on the substrate are set The projections do not overlap; and/or, the orthographic projection of the second data line pattern 982 on the substrate does not overlap the orthographic projection of the aperture 50 on the substrate.
- the first data line pattern 981 is prevented from affecting the aperture. 50 for shielding, so as to better ensure the light transmittance of the apertures 50 .
- the orthographic projection of the second data line pattern 982 on the substrate to not overlap with the orthographic projection of the aperture 50 on the substrate, it is avoided that the second data line pattern 982 is paired with The apertures 50 are shielded, so as to better ensure the light transmittance of the apertures 50 .
- the sub-pixel further includes a light-emitting control signal line pattern 93 , and at least one of the light-emitting control signal line patterns 93 The portion extends along the first direction; the orthographic projection of the light-emitting control signal line pattern 93 on the substrate partially overlaps the orthographic projection of the aperture 50 on the substrate.
- the sub-pixel further includes the light-emitting control signal line pattern 93 .
- the light-emitting control signal line pattern 93 is used for transmitting light-emitting control signals. At least part of the light-emitting control signal line pattern 93 extends along the first direction, and the light-emitting control signal line pattern 93 included in each sub-pixel located in the same row along the first direction is electrically connected in sequence to form an integrated structure.
- the above-mentioned setting of the orthographic projection of the light-emitting control signal line pattern 93 on the substrate partially overlaps the orthographic projection of the aperture 50 on the substrate, reducing the difference between the light-emitting control signal line pattern 93 and the fixed potential.
- the overlapping area of the power supply signal line pattern 91 can effectively reduce the load of the light-emitting control signal line pattern 93 and the power consumption caused by the load.
- the first power line portion 911 includes a second sub-portion 9112 and a first sub-portion 9111 for enclosing the aperture 50 .
- the width L6 of the first sub-section 9111 is smaller than the width L5 of the second sub-section 9112 .
- the first power cord portion 911 includes a first sub-portion 9111 for enclosing the aperture 50 , and the remaining second sub-sections 9112 for not enclosing the aperture 50 .
- the first sub-portion 9111 and the second sub-portion 9112 form an integral structure.
- the second power line portion 912 is directly coupled to the second sub-portion 9112 .
- the width L6 of the first sub-section 9111 is smaller than the width L5 of the second sub-section 9112, so that along the In the first direction, the distance between the main body portion 9120 and the first power line portion 911 becomes larger, thereby increasing the width of the aperture 50 in the first direction, and further improving the transmittance of the display substrate .
- the sub-pixel further includes a light-emitting element, and the light-emitting element includes an anode pattern 70 , and the orthographic projection of the anode pattern 70 on the substrate corresponds to the aperture.
- the orthographic projections of 50 on the substrate do not overlap.
- the light-emitting element includes an anode pattern 70, a light-emitting functional layer and a cathode that are stacked in sequence along a direction away from the substrate.
- the anode pattern 70 is coupled to a sub-pixel driving circuit in the sub-pixel to which it belongs, and receives a driving signal provided by the sub-pixel driving circuit.
- the light-emitting functional layer includes an organic light-emitting material layer, and in addition, the light-emitting functional layer may also include: an electron transport layer (election transporting layer, referred to as ETL), an electron injection layer (election injection layer, referred to as EIL), empty
- ETL electron transport layer
- EIL electron injection layer
- HTL hole transporting layer
- HIL hole injection layer
- the cathode is coupled to the negative power supply signal line VSS in the display substrate, and receives the negative power supply signal provided by the negative power supply signal line VSS.
- the light-emitting functional layer emits light under the combined action of the anode pattern 70 and the cathode to realize the display function of the display substrate.
- the above-mentioned setting of the orthographic projection of the anode pattern 70 on the substrate does not overlap with the orthographic projection of the aperture 50 on the substrate, so as to prevent the anode pattern 702 from blocking the aperture 50, so that it is better to to ensure the light transmittance of the aperture 50 .
- the orthographic projection of the apertures 50 on the substrate, the orthographic projection of the first anode pattern on the substrate and the second anode pattern on the substrate Between the orthographic projections on the substrate; the sub-pixel to which the aperture 50 belongs includes the first anode pattern, and the next sub-pixel adjacent to the sub-pixel along the first direction includes the second anode pattern.
- each sub-pixel includes a sub-pixel driving circuit, and a light-emitting element located on a side of the sub-pixel driving circuit facing away from the substrate.
- the structure of the sub-pixel driving circuit is shown in FIG. 2
- the anode pattern included in the light-emitting element is coupled to the drain D6 of the sixth transistor T6 in the sub-pixel driving circuit, and receives the sixth transistor.
- the drive signal output by the drain D6 of T6 is shown in FIG. 2 .
- the orthographic projection of the apertures 50 on the substrate is the same as the orthographic projection of the first anode pattern on the substrate.
- the second anode pattern is between orthographic projections on the substrate.
- the first anode pattern is the anode pattern 70 included in the sub-pixel to which the aperture 50 belongs, and the second anode pattern is the anode pattern 70 included in the next sub-pixel adjacent to the sub-pixel along the first direction.
- the first anode pattern and the second anode pattern are arranged along a third direction, and the third direction intersects both the first direction and the second direction.
- the third direction is 45 degrees from the first direction.
- the third direction is 135 degrees from the first direction.
- the orthographic projection of the pores 50 on the substrate does not overlap with the orthographic projection of the first anode pattern on the substrate, and the orthographic projection of the pores 50 on the substrate does not overlap with the orthographic projection of the pores 50 on the substrate.
- the orthographic projections of the second anode pattern on the substrate do not overlap.
- the above-mentioned setting of the orthographic projection of the pores 50 on the substrate is located between the orthographic projection of the first anode pattern on the substrate and the orthographic projection of the second anode pattern on the substrate. While not being blocked by the first anode pattern and the second anode pattern, the layout space on the display substrate is better utilized, and the size of the aperture 50 is maximized.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B and two green sub-pixels pixelG;
- the anode patterns (such as R71/R72) included in the red sub-pixels R in each pixel unit, and in each pixel unit
- the anode pattern (such as B71/B72) included in the blue sub-pixel B is distributed in one row (such as marked X1), and the green sub-pixel G in each pixel unit includes the anode pattern (such as G71/G72/G71'/G72') distributed in another line (like mark X2);
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the green sub-pixel G includes The anode patterns 70 are alternately distributed in sequence
- one of the adjacent red sub-pixels R and green sub-pixels G includes the first anode pattern, and the adjacent red sub-pixels R and green sub-pixels G include the first anode pattern.
- the other includes the second anode pattern;
- one of the adjacent blue sub-pixels B and green sub-pixels G includes the first anode pattern, and the adjacent blue sub-pixels B and green sub-pixels The other of G includes the second anode pattern.
- the plurality of sub-pixels are divided into a plurality of pixel units, the plurality of pixel units are distributed in an array, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B and two green sub-pixels G .
- the red sub-pixel R in each pixel unit includes an anode pattern (such as R71/R72), and the The anode patterns (such as B71/B72) included in the blue sub-pixel B are distributed in one row, and the anode patterns (such as G71/G72/G71'/G72') included in the green sub-pixel G in each pixel unit are distributed in another row; that is, In the pixel units located in the same row along the first direction, the green sub-pixel G includes an anode pattern (such as G71/G72/G71'/G72'), and the red sub-pixel R includes an anode pattern (such as R71/R72) Staggered along the second direction, in the pixel units located in the same row along the first direction, the green sub-pixel G includes an anode pattern (such as G71/G72/G71'/G72'), which is different from the blue sub-
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the green sub-pixel G The included anode patterns 70 are alternately distributed in turn; that is, in the pixel units located in the same row along the first direction, and all the sub-pixels included are arranged in the manner of RGBGRGBG; or in the pixel units located in the same row along the first direction, All sub-pixels included are arranged in the manner of BGRGBGRG.
- one of the adjacent red sub-pixels R and green sub-pixels G includes all the pixel units in the same row.
- the first anode pattern, the other of the adjacent red sub-pixel R and green sub-pixel G includes the second anode pattern; in more detail, as shown in FIG. 38 , the third aperture 53 is illustrated in FIG. 38 .
- one of the adjacent blue sub-pixels B and green sub-pixels G may include The first anode pattern
- the other one of the adjacent blue sub-pixel B and green sub-pixel G includes the second anode pattern.
- FIG. 38 illustrates the orthographic projection of the fourth aperture 54 on the substrate, and the orthographic projection of the first anode pattern G71 ′ included in the green sub-pixel G on the substrate , and the orthographic projection of the second anode pattern B72 included in the blue sub-pixel B on the substrate.
- the above-mentioned setting of the orthographic projection of the pores 50 on the substrate is located between the orthographic projection of the first anode pattern on the substrate and the orthographic projection of the second anode pattern on the substrate. While not being blocked by the first anode pattern and the second anode pattern, the layout space on the display substrate is better utilized, and the size of the aperture 50 is maximized.
- the sub-pixel further includes a light-emitting element, and the light-emitting element includes an anode pattern 70 , and the orthographic projection of part of the anode pattern 70 on the substrate is the same as that of the The orthographic projections of apertures 50 on the substrate partially overlap.
- the orthographic projections of some anode patterns 70 in the display substrate on the substrate may be set to intersect with the orthographic projections of the apertures 50 on the substrate. stack.
- the anode pattern 70 can be made of a transparent conductive material, so that even if the orthographic projection of the anode pattern 70 on the substrate overlaps with the orthographic projection of the pores 50 on the substrate, the pores 50 can be guaranteed.
- the portion covered by the anode pattern 70 has a certain light transmittance.
- the reference numeral 40 in FIG. 17 represents the substrate and some film layers (such as buffer layers, isolation layers, etc.) disposed on the substrate.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B, and a first green sub-pixel pixel G1 and second green sub-pixel G2;
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the first green sub-pixel The anode patterns 70 included in G1 are distributed in one row (eg, marked X3), and the anode patterns 70 included in the second green sub-pixel G2 in each pixel unit are distributed in another row (eg, marked X4);
- the aperture 50 includes a first aperture 501, which is a part of the orthographic projection of the first aperture 501 on the substrate, which is located at the orthographic projection of the anode pattern 70 included in the first green sub-pixel G1 on the substrate. internal;
- Another part of the orthographic projection of the first aperture 501 on the substrate is located in the orthographic projection of the anode pattern 70 included in the red sub-pixel R on the substrate, which is the same as the anode pattern 70 included in the first green sub-pixel G1.
- the anode pattern 70 included in the red sub-pixel R and the anode pattern 70 included in the first green sub-pixel G1 are located in the same row;
- Another part of the orthographic projection of the first aperture 501 on the substrate is located in the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate, and the first green sub-pixel G1 includes Between the orthographic projections of the anode pattern 70 on the substrate; the anode pattern included in the blue sub-pixel B and the anode pattern included in the first green sub-pixel G1 are located in two adjacent rows.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B, a first green sub-pixel G1 and a second green sub-pixel G2.
- the sub-pixel driving circuits included in the sub-pixels of various colors are located in the same row along the first direction.
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the A green sub-pixel G1 includes anode patterns 70 distributed in one row.
- the apertures 50 include first apertures 501.
- a part of the orthographic projection of the first apertures 501 on the substrate is located on the substrate.
- the anode pattern 70 included in the first green sub-pixel G1 is located on the substrate.
- another part of the orthographic projection of the first aperture 501 on the substrate does not overlap with the orthographic projection of the anode pattern 70 included in the first green sub-pixel G1 on the substrate.
- the proportion occupied by the part is less than 1/2 of the entirety of the first pores 501 .
- the proportion of this part is approximately 1/3 of the entirety of the first pores 501 .
- the orthographic projection of the first aperture 501 on the substrate is located in the orthographic projection of the anode pattern 70 included in the red sub-pixel R on the substrate, which is the same as the first green sub-pixel.
- the pixel G1 includes the anode pattern 70 between the orthographic projections on the substrate; the anode pattern 70 of the first green sub-pixel G1 can cover a part of the first aperture 501 .
- the anode pattern 70 included in the red sub-pixel R and the anode pattern included in the first green sub-pixel G1 are located in the same row along the first direction.
- the first aperture 501 belongs to the red sub-pixel R.
- Another part of the orthographic projection of the first aperture 501 on the substrate is also located in the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate, which is the same as the first green sub-pixel G1.
- the included anode pattern 70 is between the orthographic projections on the substrate; exemplarily, the anode pattern 70 included in the blue sub-pixel B is located in the next row adjacent to the anode pattern 70 included in the first green sub-pixel G1.
- the anode pattern 70 included in the blue sub-pixel B and the anode pattern 70 included in the first green sub-pixel G1 are arranged along a fourth direction, and the fourth direction is connected with the first direction and the second direction. The directions all intersect.
- the area of a part of the orthographic projection of the first pores 501 on the substrate is less than 50% of the entire area of the orthographic projection of the first pores 501 on the substrate.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B, and a first green sub-pixel pixel G1 and second green sub-pixel G2;
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the first green sub-pixel The anode patterns 70 included in G1 are distributed in one row (eg, marked X3), and the anode patterns 70 included in the second green sub-pixel G2 in each pixel unit are distributed in another row (eg, marked X4);
- the apertures include second apertures 502, and the orthographic projection of the second aperture 502 on the substrate, which is located in the orthographic projection of the anode pattern 70 included in the first green sub-pixel G1 on the substrate, is the same as the orthographic projection of the second aperture 502 on the substrate.
- the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate is between the orthographic projection of the second aperture 502 on the substrate and the anode pattern 70 included in the red sub-pixel R on the substrate.
- the orthographic projections on the substrate do not overlap; the anode pattern included in the first green sub-pixel G1 is in the same row as the anode pattern included in the blue sub-pixel B, and the anode pattern included in the red sub-pixel R is in the same row as the first green sub-pixel G1.
- the anode patterns included in the pixel G1 are located in two adjacent rows.
- the aperture 50 includes a second aperture 502.
- the orthographic projection of the second aperture 502 on the substrate is located on the substrate where the anode pattern 70 included in the first green sub-pixel G1 is located. between the orthographic projection on the substrate and the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate.
- the second aperture 502 belongs to the first green sub-pixel G1.
- the anode pattern included in the first green sub-pixel G1 and the anode pattern included in the blue sub-pixel B are located in the same row along the first direction.
- the orthographic projection of the second aperture 502 on the substrate does not overlap with the orthographic projection of the anode pattern 70 included in the first green sub-pixel G1 on the substrate; the second aperture The orthographic projection of 502 on the substrate does not overlap with the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate; the orthographic projection of the second aperture 502 on the substrate does not overlap with The orthographic projections of the anode patterns 70 included in the red sub-pixel R on the substrate do not overlap.
- the anode pattern included in the red sub-pixel R is located in the next row adjacent to the anode pattern included in the first green sub-pixel G1, and the anode pattern included in the red sub-pixel R is the same as the anode pattern included in the first green sub-pixel G1.
- the included anode patterns are staggered along the second direction, and the anode patterns 70 included in the red sub-pixel R and the anode patterns 70 included in the blue sub-pixel B are staggered along the second direction.
- the anode pattern 70 included in the red sub-pixel R and the anode pattern 70 included in the blue sub-pixel B are staggered along the second direction.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B, and a first green sub-pixel pixel G1 and second green sub-pixel G2;
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the first green sub-pixel The anode patterns 70 included in G1 are distributed in one row (eg, marked X3), and the anode patterns 70 included in the second green sub-pixel G2 in each pixel unit are distributed in another row (eg, marked X4);
- the aperture includes a third aperture 503, and a part of the orthographic projection of the third aperture 503 on the substrate is located inside the orthographic projection of the anode pattern included in the blue sub-pixel B on the substrate;
- Another part of the orthographic projection of the third aperture 503 on the substrate is located in the orthographic projection of the anode pattern included in the blue sub-pixel B on the substrate, which is the same as the anode pattern included in the second green sub-pixel G2.
- the orthographic projections of the pattern 70 on the substrate are located in two adjacent rows.
- the aperture 50 includes a third aperture 503.
- a part of the orthographic projection of the third aperture 503 on the substrate is located in the blue sub-pixel B including the anode pattern 70 in the Inside the orthographic projection on the substrate, another part of the orthographic projection of the third aperture 503 on the substrate does not overlap with the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate .
- the proportion occupied by the part is less than 1/3 of the whole of the third hole 503 .
- the proportion of this part is about 1/4 of the whole of the third hole 503 .
- the third aperture 503 belongs to the blue sub-pixel B.
- another part of the orthographic projection of the third aperture 503 on the substrate is located in the orthographic projection of the anode pattern 70 included in the blue sub-pixel B on the substrate, and the second green Between the orthographic projections of the anode pattern 70 included in the sub-pixel G2 on the substrate; exemplarily, the anode pattern 70 included in the second green sub-pixel G2 is located adjacent to the anode pattern 70 included in the blue sub-pixel B the next line.
- the anode pattern 70 included in the blue sub-pixel B and the anode pattern 70 included in the second green sub-pixel G2 are arranged along a fifth direction, and the fifth direction is aligned with the first direction and the second direction. The directions all intersect.
- the area of a portion of the orthographic projection of the third pores on the substrate is less than 30% of the entire area of the orthographic projection of the third pores on the substrate.
- the plurality of sub-pixels are divided into a plurality of pixel units, and each pixel unit includes a red sub-pixel R, a blue sub-pixel B, and a first green sub-pixel pixel G1 and second green sub-pixel G2;
- the red sub-pixel R includes an anode pattern 70
- the blue sub-pixel B includes an anode pattern 70
- the first green sub-pixel The anode patterns 70 included in G1 are distributed in one row (eg, marked X3), and the anode patterns 70 included in the second green sub-pixel G2 in each pixel unit are distributed in another row (eg, marked X4);
- the aperture 50 includes a fourth aperture 504, and a part of the orthographic projection of the fourth aperture 504 on the substrate is located inside the orthographic projection of the anode pattern included in the red sub-pixel R on the substrate;
- Another part of the orthographic projection of the fourth aperture 504 on the substrate is located in the orthographic projection of the anode pattern included in the red sub-pixel R on the substrate, which is the same as the anode pattern included in the second green sub-pixel G2. 70 between the orthographic projections on the substrate; the anode pattern included in the red sub-pixel R and the anode pattern included in the second green sub-pixel G2 are located in two adjacent rows.
- the aperture 50 includes a fourth aperture 504.
- a part of the orthographic projection of the fourth aperture 504 on the substrate is located on the substrate where the anode pattern 70 included in the red sub-pixel R is located on the substrate.
- another part of the orthographic projection of the fourth aperture 504 on the substrate does not overlap with the orthographic projection of the anode pattern 70 included in the red sub-pixel R on the substrate.
- the proportion occupied by the part is less than 3/4 of the whole of the fourth hole 504 .
- the proportion of this part is about 2/3 of the whole of the fourth hole 504 .
- the orthographic projection of the fourth aperture 504 on the substrate which is located in the orthographic projection of the anode pattern 70 included in the red sub-pixel R on the substrate, is the same as the second green sub-pixel.
- the anode pattern 70 included in G2 is between the orthographic projections on the substrate; exemplarily, the anode pattern 70 included in the second green sub-pixel G2 is located in the next row adjacent to the anode pattern 70 included in the red sub-pixel R .
- the fourth aperture 504 belongs to the green sub-pixel G.
- the area of a portion of the orthographic projection of the fourth pores on the substrate is less than 75% of the entire area of the orthographic projection of the fourth pores on the substrate.
- the light transmission of the display substrate can be improved to the greatest extent. rate, thus providing good conditions for the sensor to collect optical signals, effectively improving the speed and accuracy of fingerprint identification.
- the body portion 9120 includes a first body portion 9120a and a second body portion 9120b, and the first body portion 9120a is adjacent to the first end portion 9121, so The second body portion 9120b is close to the second end portion 9122, and on a plane parallel to the base, in a direction perpendicular to the second direction, the width L1 of the first body portion 9120a is greater than the width L1 of the first body portion 9120a. the width L2 of the second body portion 9120b;
- the sub-pixel further includes a sub-pixel drive circuit, the sub-pixel drive circuit includes a drive transistor (eg, a third transistor T3 ) and a storage capacitor Cst, the first plate Cst1 of the storage capacitor Cst and the gate of the drive transistor.
- a drive transistor eg, a third transistor T3
- a storage capacitor Cst the first plate Cst1 of the storage capacitor Cst and the gate of the drive transistor.
- pole coupling, the orthographic projection of the second plate Cst2 of the storage capacitor Cst on the substrate overlaps with the orthographic projection of the first body portion 9120a on the substrate, and the orthographic projection of the storage capacitor Cst
- the diode plate Cst2 is coupled with the first body portion 9120a through vias provided at the overlap.
- the above-mentioned arrangement is on a plane parallel to the substrate, and in a direction perpendicular to the second direction, the width L1 of the first body portion 9120a is greater than the width L2 of the second body portion 9120b, and
- the orthographic projection of the second plate Cst2 of the storage capacitor Cst on the substrate overlaps the orthographic projection of the first body portion 9120a on the substrate, so that the second plate of the storage capacitor Cst A larger overlapping area can be formed between Cst2 and the first main body part 9120a, so that the second plate Cst2 of the storage capacitor Cst and the first main body part 9120a can pass through the
- the via hole is coupled, the layout difficulty of the via hole can be reduced, and the connection performance between the second plate Cst2 of the storage capacitor Cst and the first main body portion 9120a can be better improved.
- the orthographic projection of the second plate Cst2 of the storage capacitor Cst on the substrate is different from the orthographic projection of the aperture 50 on the substrate. overlap.
- the above arrangement ensures that the second plate Cst2 of the storage capacitor Cst will not block the aperture 50 , thereby better ensuring the light transmittance of the aperture 50 .
- the sub-pixel further includes a power compensation pattern 971 , and at least part of the power compensation pattern 971 extends along the first direction, the power supply
- the compensation pattern 971 is respectively coupled to the main body portion 9120 and the first power line portion 911 in the sub-pixels adjacent to the sub-pixels to which it belongs along the first direction.
- the power compensation pattern 971 is formed as an integral structure with the main body portion 9120 and the first power line portion 911 .
- the sub-pixels set above also include the power supply compensation pattern 971, so that the power supply signal line patterns 91 included in the sub-pixels located in the same row can be electrically connected together through the power supply compensation pattern 971, so that the power supply signal line patterns 91
- the overall resistance is reduced, thereby better improving the display uniformity of the display substrate.
- the first power supply line portions 911 in each sub-pixel located in the same column are electrically connected in sequence, all the power supply signal line patterns 91 included in the display substrate form together a mesh structure, thereby further improving the display.
- the display uniformity of the substrate is arranged that the first power supply line portions 911 in each sub-pixel located in the same column are electrically connected in sequence, all the power supply signal line patterns 91 included in the display substrate form together a mesh structure, thereby further improving the display. The display uniformity of the substrate.
- the sub-pixel further includes: a reset signal line pattern 95, a gate line pattern 92 and a light-emitting control signal line pattern 93 sequentially distributed along the second direction; the reset signal line pattern 95; At least part of the signal line pattern 95 extends in the first direction, at least part of the gate line pattern 92 extends in the first direction, and at least part of the light emission control signal line pattern 93 extends in the first direction; the power supply
- the orthographic projection of the compensation pattern 971 on the substrate is located between the orthographic projection of the grid line pattern 92 on the substrate and the orthographic projection of the light-emitting control signal line pattern 93 on the substrate.
- the sub-pixel further includes: a reset signal line pattern 95 , a gate line pattern 92 and a light emission control signal line pattern 93 distributed in sequence along the second direction.
- the reset signal lines are used to transmit reset signals
- the gate line patterns 92 are used to transmit scan signals.
- the light-emitting control signal line pattern 93 is used for transmitting light-emitting control signals.
- At least a part of the reset signal line pattern 95 extends along the first direction, and the reset signal line patterns 95 included in each sub-pixel located in the same row along the first direction are electrically connected in sequence to form an integrated structure.
- At least part of the gate line pattern 92 extends along the first direction, and the gate line patterns 92 included in each sub-pixel located in the same row along the first direction are electrically connected in sequence to form an integrated structure.
- At least part of the light emitting control signal line pattern 93 extends along the first direction, and the light emitting control signal line patterns 93 included in each sub-pixel located in the same row along the first direction are electrically connected in sequence to form an integrated structure.
- the specific layout positions of the power compensation pattern 971 are various.
- the orthographic projection of the power compensation pattern 971 on the substrate does not intersect with the orthographic projection of the reset signal line pattern 95 on the substrate.
- the orthographic projection of the power compensation pattern 971 on the substrate does not overlap with the orthographic projection of the grid line pattern 92 on the substrate, and the orthographic projection of the power compensation pattern 971 on the substrate does not overlap with The orthographic projections of the light emission control signal line patterns 93 on the substrate do not overlap.
- the orthographic projection of the power compensation pattern 971 on the substrate the orthographic projection of the grid line pattern 92 on the substrate and the orthographic projection of the light-emitting control signal line pattern 93 on the substrate. between projections.
- the minimum distance between the orthographic projection of the power supply compensation pattern 971 on the substrate and the orthographic projection of the grid line pattern 92 on the substrate is greater than the power supply
- the minimum distance between the orthographic projection of the power compensation pattern 971 on the substrate and the orthographic projection of the light-emitting control signal line pattern 93 on the substrate is greater than 5 ⁇ m.
- the power compensation pattern 971 is laid out in the above-mentioned manner, so that the power compensation pattern 971 and the reset signal line pattern 95 , the gate line pattern 92 and the light emission control signal line pattern 93 are all far away from each other , so as to avoid increasing the load of the reset signal line pattern 95 , the gate line pattern 92 and the light emission control signal line pattern 93 .
- the sub-pixel further includes a light-emitting control signal line pattern 93 , and at least part of the light-emitting control signal line pattern 93 is along the first
- the light-emitting control signal line pattern 93 includes a first light-emitting control portion 931 and a second light-emitting control portion 932, the orthographic projections of the first light-emitting control portion 931 on the substrate and the main body portion 9120 are respectively The orthographic projection on the substrate, the orthographic projection of the aperture 50 on the substrate, and the orthographic projection of the first power line portion 911 on the substrate overlap; along the second direction, the The orthographic projection of the second light emission control portion 932 on the substrate is opposite to the orthographic projection of the power compensation pattern 971 on the substrate; on a plane parallel to the substrate, in a direction perpendicular to the first direction In the direction of , the width L4 of the second light emission control portion 932 is
- the light-emitting control signal line pattern 93 includes a first light-emitting control portion 931 and a second light-emitting control portion 932 that are coupled to each other.
- the first light-emitting control portion 931 and the second light-emitting control portion 932 are formed as an integral structure.
- the orthographic projection of the second light emission control portion 932 on the substrate is opposite to the orthographic projection of the power compensation pattern 971 on the substrate, and is parallel to the substrate.
- the width L4 of the second light emission control portion 932 is smaller than the width L3 of the first light emission control portion 931, so that along the second direction, the power supply
- the distance between the compensation pattern 971 and the second light emission control part 932 is further, so as to avoid increasing the load of the light emission control signal line pattern 93 better.
- the power compensation pattern 971 is a strip-shaped structure extending along the first direction.
- the power compensation pattern 971 includes a first part 9711 , a second part 9712 and a third part 9713 ; the first part 9711 is respectively connected with the first power line part 911 is coupled to one end of the third portion 9713, the second portion 9712 is coupled to the main body portion 9120 and the other end of the third portion 9713, respectively, and the third portion 9713 is along the first The extending direction of the first portion 9711 and the extending direction of the second portion 9712 both intersect with the first direction, and both intersect with the second direction.
- the third portion 9713 extends along the first direction, the angle between the extending direction of the first portion 9711 and the first direction is 45 degrees, and the extending direction of the second portion 9712 The included angle with the first direction is 45 degrees, and the extending direction of the first portion 9711 is perpendicular to the extending direction of the second portion 9712 .
- the power supply compensation pattern 971 includes the first part 9711, the second part 9712 and the third part 9713, so that the power supply compensation pattern 971 has a larger area, which is more conducive to reducing the power supply
- the overall resistance of the signal line pattern 91 improves the display uniformity of the display substrate.
- the power compensation pattern 971 is set to include the first part 9711 , the second part 9712 and the third part 9713 , so that the power compensation pattern 971 can better avoid other conductors arranged on the same layer. Therefore, the layout difficulty of the power compensation pattern 971 is better reduced, and the reliability of the display substrate is improved.
- the power compensation pattern 971 and the first power line One end D to which the portion 911 is directly coupled has a first width that gradually increases in a direction close to the first power line portion 911 (as indicated by the dashed line with arrows in FIGS. 15 and 32 ).
- the above arrangement not only enables better connection performance between the power compensation pattern 971 and the first power line part 911, but also avoids the problem of the connection between the power compensation pattern 971 and the first power line part 911. Risk of static electricity caused by the formation of a right-angle structure at the connection between them.
- the sub-pixel further includes a light-emitting element, and the light-emitting element includes an anode pattern 70 , and the orthographic projection of the anode pattern 70 on the substrate is related to the power supply The orthographic projections of the compensation pattern 971 on the substrate overlap.
- the above-mentioned setting of the orthographic projection of the anode pattern 70 on the substrate overlaps the orthographic projection of the power compensation pattern 971 on the substrate, which is helpful to improve the flatness of the anode pattern and improve the display. Color shift of the substrate.
- the sub-pixel further includes: a light-emitting element, an initialization signal line pattern 94 , a reset signal line pattern 95 , a gate line pattern 92 and a light-emitting control signal line pattern 93; At least part of the initialization signal line pattern 94, at least part of the reset signal line pattern 95, at least part of the gate line pattern 92 and at least part of the light-emitting control signal line pattern 93 are all along the first extending in one direction;
- the sub-pixels also include:
- the first data line pattern 981 and the second data line pattern 982 are oppositely arranged along the first direction, at least part of the first data line pattern 981 and at least part of the second data line pattern 982 both extend along the second direction ;
- a sub-pixel driving circuit includes: a first transistor T1, a second transistor T2, a third transistor T3, a fourth transistor T4, a fifth transistor T5, a sixth transistor T6, a seventh transistor T7 and a storage capacitor Cst;
- the gate of the third transistor T3 is coupled to the second electrode of the first transistor T1, the first electrode of the third transistor T3 is coupled to the second electrode of the fifth transistor T5, and the first electrode of the third transistor T3 is coupled to the second electrode of the fifth transistor T5.
- the second pole of the three transistors T3 is coupled to the first pole of the first transistor T1;
- the gate of the first transistor T1 is coupled to the gate line pattern 92;
- the gate of the second transistor T2 is coupled to the reset signal line pattern 95, the first electrode of the second transistor T2 is coupled to the initialization signal line pattern 94, and the second The pole is coupled to the gate of the third transistor T3;
- the gate of the fourth transistor T4 is coupled to the gate line pattern 92; the first electrode of the fourth transistor T4 is coupled to the first data line pattern 981 or the second data line pattern 982, the second pole of the fourth transistor T4 is coupled to the first pole of the third transistor T3;
- the gate of the fifth transistor T5 is coupled to the light-emitting control signal line pattern 93, and the first electrode of the fifth transistor T5 is coupled to the power supply signal line pattern;
- the gate of the sixth transistor T6 is coupled to the light-emitting control signal line pattern 93, the first electrode of the sixth transistor T6 is coupled to the second electrode of the third transistor T3, and the sixth transistor T6 is coupled to the second electrode of the third transistor T3.
- the second pole of T6 is coupled to the light-emitting element;
- the gate of the seventh transistor T7 is coupled to the reset signal line pattern 95' in the next sub-pixel adjacent along the second direction, and the first pole of the seventh transistor T7 is connected to the second sub-pixel along the second direction.
- the initialization signal line pattern 94' in the next sub-pixel adjacent in the direction is coupled, and the second pole of the seventh transistor T7 is coupled with the light-emitting element;
- the first plate Cst1 of the storage capacitor Cst is multiplexed as the gate of the third transistor T3, and the second plate Cst2 of the storage capacitor Cst is coupled to the power signal line pattern.
- each of the sub-pixels further includes a sub-pixel drive circuit.
- the sub-pixel drive circuit includes seven thin film transistors and one capacitor.
- the transistors included in the sub-pixel driving circuit are all P-type transistors, the first electrode of each transistor includes a source electrode, and the second electrode of each transistor includes a drain electrode.
- the power signal transmitted on the power signal line pattern 91 is a high-potential DC signal.
- the signal transmitted on the negative power supply signal line VSS is a low-level DC signal.
- the initialization signal transmitted on the initialization signal line pattern 94 is a low-level DC signal.
- the first transistor T1 has a double gate structure, the gate 201g of the first transistor T1 is coupled to the gate line pattern 92, the source S1 of the first transistor T1 is coupled to the drain D3 of the third transistor T3 (ie, the driving transistor), The drain D1 of the first transistor T1 is coupled to the gate 203g of the third transistor T3.
- the second transistor T2 has a double gate structure, the gate 202g of the second transistor T2 is coupled to the reset signal line pattern 95 , the source S2 of the second transistor T2 is coupled to the initialization signal line pattern 94 , and the second transistor T2 is coupled to the reset signal line pattern 95 .
- the drain D2 of T2 is coupled to the gate 203g of the third transistor T3.
- the gate 204g of the fourth transistor T4 is coupled to the gate line pattern 92, the source S4 of the fourth transistor T4 is coupled to the first data line pattern 981 or the second data line pattern 982, and the drain of the fourth transistor T4 D4 is coupled to the source S3 of the third transistor T3.
- the gate 205g of the fifth transistor T5 is coupled to the light-emitting control signal line pattern 93, the source S5 of the fifth transistor T5 is coupled to the power signal line pattern 91, and the drain D5 of the fifth transistor T5 is coupled to the source of the third transistor T3 Pole S3 is coupled.
- the gate 206g of the sixth transistor T6 is coupled to the light-emitting control signal line pattern 93, the source S6 of the sixth transistor T6 is coupled to the drain D3 of the third transistor T3, and the drain D6 of the sixth transistor T6 is coupled to the light-emitting element EL the anode coupling.
- the gate 207g of the seventh transistor T7 is coupled to the reset signal line pattern 95' in the next sub-pixel adjacent along the second direction, and the drain D7 of the seventh transistor T7 is coupled to the anode of the corresponding light-emitting element EL Then, the source S7 of the seventh transistor T7 is coupled to the initialization signal line pattern 94' in the next sub-pixel adjacent along the second direction.
- the first plate Cst1 of the storage capacitor Cst is multiplexed as the gate 203 g of the third transistor T3 , and the second plate Cst2 of the storage capacitor Cst is coupled to the power signal line pattern 91 .
- the sub-pixel driving circuit further includes a sixth transistor T6 , and the first electrode of the sixth transistor T6 is connected to the driving transistor (ie, the third transistor) second pole connection;
- the sub-pixel further includes a third conductive connection portion 963, a fourth conductive connection portion 964 and a light-emitting element that are stacked in sequence along a direction away from the substrate; the light-emitting element includes an anode pattern 70;
- the orthographic projection of the second pole of the sixth transistor T6 on the substrate and the orthographic projection of the third conductive connection portion 963 on the substrate have a third overlapping area, and the third overlapping area of the sixth transistor T6 is The diode is coupled with the third conductive connection portion 963 in the third overlapping region;
- the orthographic projection of the third conductive connection portion 963 on the substrate and the orthographic projection of the fourth conductive connection portion 964 on the substrate have a fourth overlapping area.
- the fourth conductive connection portion 964 is coupled in the fourth overlapping region;
- the orthographic projection of the fourth conductive connection portion 964 on the substrate and the orthographic projection of the anode pattern on the substrate have a fifth overlapping area, where the fourth conductive connection portion 964 and the anode pattern are located.
- the fifth overlapping region is coupled.
- the sub-pixel driving circuit further includes a sixth transistor T6, the gate of the sixth transistor T6 is coupled to the light-emitting control signal line pattern 93, and the first electrode of the sixth transistor T6 is connected to the driver.
- the second pole of the transistor is coupled, the orthographic projection of the second pole of the sixth transistor T6 on the substrate and the orthographic projection of the third conductive connection portion 963 on the substrate have a third overlapping area,
- the second electrode of the sixth transistor T6 is coupled to the third conductive connection portion 963 through the first via hole 61 disposed in the third overlapping region.
- the orthographic projection of the third conductive connection portion 963 on the substrate and the orthographic projection of the fourth conductive connection portion 964 on the substrate have a fourth overlapping area.
- the fourth conductive connection portion 964 is coupled through the second via hole 62 disposed in the fourth overlapping region.
- the orthographic projection of the fourth conductive connection portion 964 on the substrate and the orthographic projection of the anode pattern 70 on the substrate have a fifth overlapping area, and the fourth conductive connection portion 964 passes through the anode pattern
- the third via hole 63 provided in the fifth overlapping area is coupled.
- the sixth transistor T6 transmits the driving signal output by the second electrode of the driving transistor to the anode pattern of the light-emitting element through the third conductive connection portion 963 and the fourth conductive connection portion 964 in sequence 70.
- the second pole of the sixth transistor T6 is arranged, and is coupled to the anode pattern through the third conductive connection part 963 and the fourth conductive connection part 964 in sequence, which better ensures The coupling performance between the second pole of the sixth transistor T6 and the anode pattern is improved.
- FIG. 5 shows FIGS. 4 , 9 and 13
- the active layer and the first gate metal layer of FIG. 6 shows the second gate metal layer of FIG. 4 , FIG. 9 and FIG. 13
- FIG. 8 shows the second source-drain metal layer of FIGS. 4 , 9 and 13
- FIG. 20 shows the active layer layout in FIG. 16 .
- FIG. 21 shows the first gate metal layer of FIG. 16 .
- FIG. 22 shows the second gate metal layer in FIG. 16 .
- FIG. 23 shows the first source-drain metal layer in FIG. 16 .
- Figures 24 and 30 have the same active layer, first gate metal layer, second gate metal layer and second source-drain metal layer, that is, Figure 26 shows the active layer and the first gate of Figures 24 and 30 Metal layer, FIG. 28 shows the second source-drain metal layer of FIGS. 24 and 30 .
- the layout of the second gate metal layer in Fig. 24 and Fig. 30 is basically the same as that in Fig. 6 .
- FIG. 35 shows the active layer layout in FIG. 33 .
- FIG. 36 shows the layout of the first source-drain metal layer in FIG. 33 .
- FIG. 37 shows the layout of the second source-drain metal layer and the anode layer in FIG. 33 .
- Embodiments of the present disclosure further provide a display device including the display substrate provided by the above embodiments.
- the power signal line pattern 91 is set to include the first power line portion 911 and the second power line portion 912, so that the first power line portion 911 and the The apertures 50 can be formed between the second power line portions 912, thereby reducing the proportion of the opaque area in the display substrate and improving the light transmittance of the display substrate. Therefore, when the display substrate provided in the above embodiment is compatible with the optical fingerprint identification technology, it can provide good conditions for the sensor to collect optical signals, thereby effectively improving the speed and accuracy of fingerprint identification.
- the display device provided by the embodiment of the present disclosure includes the above-mentioned display substrate, it also has the above-mentioned beneficial effects, which will not be repeated here.
- the display device may be any product or component with a display function, such as a TV, a monitor, a digital photo frame, a mobile phone, and a tablet computer.
- An embodiment of the present disclosure further provides a method for manufacturing a display substrate, which is used to manufacture the display substrate provided in the above-mentioned embodiments.
- the above-mentioned manufacturing method includes: fabricating a plurality of sub-pixels distributed in an array on a substrate; and the steps of fabricating the sub-pixels are specific include:
- a power supply signal line pattern is made, the power supply signal line pattern includes a first power supply line part and a second power supply line part; at least part of the first power supply line part extends along the second direction; the second power supply line part includes a main body part, a first end part and a second end part, the main body part and the first power cord part are arranged in a first direction, and the main body part and the first power cord part are spaced apart, the first power cord part The direction intersects with the second direction, the first end portion and the second end portion are oppositely arranged along the second direction, and the first end portion is respectively connected with one end of the main body portion and the first power cord Partly coupled, the second end portion is respectively coupled to the other end of the main body portion and the first power cord portion, and a hole is formed between the first power cord portion and the second power cord portion.
- the power signal line pattern 91 is set to include the first power line portion 911 and the second power line portion 912, so that the first power source A hole 50 can be formed between the line portion 911 and the second power line portion 912, thereby reducing the proportion of the opaque area in the display substrate and improving the light transmittance of the display substrate. Therefore, when the display substrate manufactured by the manufacturing method provided by the embodiment of the present invention is compatible with the optical fingerprint identification technology, good conditions can be provided for the sensor to collect optical signals, thereby effectively improving the speed and accuracy of fingerprint identification.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Multimedia (AREA)
- Theoretical Computer Science (AREA)
- Electroluminescent Light Sources (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Control Of El Displays (AREA)
Abstract
Description
Claims (20)
- 一种显示基板,包括:基底和阵列分布在所述基底上的多个子像素;所述子像素包括:电源信号线图形,所述电源信号线图形包括第一电源线部分和第二电源线部分;所述第一电源线部分的至少部分沿第二方向延伸;所述第二电源线部分包括主体部、第一端部和第二端部,所述主体部与所述第一电源线部分沿第一方向间隔设置,所述第一方向与所述第二方向相交,所述第一端部和所述第二端部沿第二方向相对设置,所述第一端部分别与所述主体部的一端和所述第一电源线部分耦接,所述第二端部分别与所述主体部的另一端和所述第一电源线部分耦接,所述第一电源线部分与所述第二电源线部分之间具有孔隙。
- 根据权利要求1所述的显示基板,其中,所述多个子像素划分为多行子像素,每行子像素均包括沿第一方向依次排列的多个所述子像素;所述子像素还包括:沿第一方向相对设置的第一数据线图形和第二数据线图形,所述第一数据线图形的至少部分和所述第二数据线图形的至少部分均沿所述第二方向延伸;所述第一数据线图形在所述基底上的正投影,与其所属子像素沿第一方向相邻的子像素中的第一电源线部分在所述基底上的正投影交叠,所述第二数据线图形在所述基底上的正投影与所述主体部在所述基底上的正投影交叠。
- 根据权利要求2所述的显示基板,其中,所述第一数据线图形在所述基底上的正投影与所述孔隙在所述基底上的正投影不交叠;和/或,所述第二数据线图形在所述基底上的正投影与所述孔隙在所述基底上的正投影不交叠。
- 根据权利要求1所述的显示基板,其中,所述子像素还包括发光控制信号线图形,所述发光控制信号线图形的至少部分沿所述第一方向延伸;所述发光控制信号线图形在所述基底上的正投影与所述孔隙在所述基底上的正 投影部分交叠。
- 根据权利要求1所述的显示基板,其中,所述第一电源线部分包括第二子部分和用于围成所述孔隙的第一子部分,在平行于所述基底的平面上,沿垂直于所述第二方向的方向上,所述第一子部分的宽度小于所述第二子部分的宽度。
- 根据权利要求1所述的显示基板,其中,所述子像素还包括发光元件,所述发光元件包括阳极图形,所述阳极图形在所述基底上的正投影与所述孔隙在所述基底上的正投影不交叠。
- 根据权利要求6所述的显示基板,其中,所述孔隙在所述基底上的正投影,位于第一阳极图形在所述基底上的正投影与第二阳极图形在所述基底上的正投影之间;该孔隙所属的子像素中包括所述第一阳极图形,沿第一方向与该子像素相邻的下一个子像素中包括所述第二阳极图形。
- 根据权利要求7所述的显示基板,其中,所述多个子像素划分为多个像素单元,每个像素单元均包括一个红色子像素、一个蓝色子像素和两个绿色子像素;沿所述第一方向位于同一行的像素单元中,各像素单元中的红色子像素包括的阳极图形,以及各像素单元中的蓝色子像素包括的阳极图形分布在一行,各像素单元中的绿色子像素包括的阳极图形分布在另一行;沿所述第一方向位于同一行的像素单元中,红色子像素包括的阳极图形,蓝色子像素包括的阳极图形,以及绿色子像素包括的阳极图形依次交替分布;沿所述第一方向位于同一行的像素单元中,相邻的红色子像素和绿色子像素中的一个包括所述第一阳极图形,相邻的红色子像素和绿色子像素中的另一个包括所述第二阳极图形;沿所述第一方向位于同一行的像素单元中,相邻的蓝色子像素和绿色子像素中的一个包括所述第一阳极图形,相邻的蓝色子像素和绿色子像素中的另一个包括所述第二阳极图形。
- 根据权利要求1所述的显示基板,其中,所述子像素还包括发光元件,所述发光元件包括阳极图形,部分所述阳极图形在所述基底上的正投影与所述孔隙在所述基底上的正投影部分交叠。
- 根据权利要求1所述的显示基板,其中,所述主体部包括第一主体部分和第二主体部分,所述第一主体部分靠近所述第一端部,所述第二主体部分靠近所述第二端部,在平行于所述基底的平面上,在垂直于所述第二方向的方向上,所述第一主体部分的宽度大于所述第二主体部分的宽度;所述子像素还包括子像素驱动电路,所述子像素驱动电路包括驱动晶体管和存储电容,所述存储电容的第一极板与所述驱动晶体管的栅极耦接,所述存储电容的第二极板在所述基底上的正投影,与所述第一主体部分在所述基底上的正投影交叠,所述存储电容的第二极板与所述第一主体部分通过设置在该交叠处的过孔耦接。
- 根据权利要求10所述的显示基板,其中,所述存储电容的第二极板在所述基底上的正投影,与所述孔隙在所述基底上的正投影不交叠。
- 根据权利要求1所述的显示基板,其中,所述子像素还包括电源补偿图形,所述电源补偿图形的至少部分沿第一方向延伸,所述电源补偿图形分别与所述主体部,以及其所属子像素沿第一方向相邻的子像素中的第一电源线部分耦接。
- 根据权利要求12所述的显示基板,其中,所述子像素还包括:沿第二方向依次分布的复位信号线图形、栅线图形和发光控制信号线图形;所述复位信号线图形的至少部分沿第一方向延伸,所述栅线图形的至少部分沿所述第一方向延伸,所述发光控制信号线图形的至少部分沿第一方向延伸;所述电源补偿图形在所述基底上的正投影,位于所述栅线图形在所述基底上的正投影与所述发光控制信号线图形在所述基底上的正投影之间。
- 根据权利要求12所述的显示基板,其中,所述子像素还包括发光控制信号线图形,所述发光控制信号线图形的至少部分沿所述第一方向延伸;所述发光控制信号线图形包括第一发光控制部分和第二发光控制部分,所述第一发光控制部分在所述基底上的正投影分别与所述主体部在所述基底上的正投影,所述孔隙在所述基底上的正投影,以及所述第一电源线部分在所述基底上的正投影交叠;沿所述第二方向,所述第二发光控制部分在所述基底上的正投影,与所述电源补偿图形在所述基底上的正投影相对;在平行于所述基底的平面上,在垂直于所述第一方向的方向上,所述第二发光控制部分 的宽度小于所述第一发光控制部分的宽度。
- 根据权利要求12所述的显示基板,其中,所述电源补偿图形包括第一部分、第二部分和第三部分;所述第一部分分别与所述第一电源线部分和所述第三部分的一端耦接,所述第二部分分别与所述主体部和所述第三部分的另一端耦接,所述第三部分沿所述第一方向延伸,所述第一部分的延伸方向和所述第二部分的延伸方向均与所述第一方向相交,且均与所述第二方向相交。
- 根据权利要求12所述的显示基板,其中,在平行于所述基底的平面上,在垂直于所述第一方向的方向上,所述电源补偿图形与所述第一电源线部分耦接的一端具有第一宽度,沿靠近该第一电源线部分的方向,所述第一宽度逐渐增大。
- 根据权利要求12所述的显示基板,其中,所述子像素还包括发光元件,所述发光元件包括阳极图形,所述阳极图形在所述基底上的正投影与所述电源补偿图形在所述基底上的正投影交叠。
- 根据权利要求1所述的显示基板,其中,所述子像素还包括:发光元件、初始化信号线图形、复位信号线图形、栅线图形和发光控制信号线图形;所述初始化信号线图形的至少部分,所述复位信号线图形的至少部分,所述栅线图形的至少部分和所述发光控制信号线图形的至少部分均沿所述第一方向延伸;所述子像素还包括:沿第一方向相对设置的第一数据线图形和第二数据线图形,所述第一数据线图形的至少部分和所述第二数据线图形的至少部分均沿第二方向延伸;子像素驱动电路,所述子像素驱动电路包括:第一晶体管、第二晶体管、第三晶体管、第四晶体管、第五晶体管、第六晶体管、第七晶体管和存储电容;所述第三晶体管的栅极与所述第一晶体管的第二极耦接,所述第三晶体管的第一极与所述第五晶体管的第二极耦接,所述第三晶体管的第二极与所述第一晶体管的第一极耦接;所述第一晶体管的栅极与所述栅线图形耦接;所述第二晶体管的栅极与所述复位信号线图形耦接,所述第二晶体管的第一极与所述初始化信号线图形耦接,所述第二晶体管的第二极与所述第三晶体管的栅极耦接;所述第四晶体管的栅极与所述栅线图形耦接;所述第四晶体管的第一极与所述第一数据线图形或所述第二数据线图形耦接,所述第四晶体管的第二极与所述第三晶体管的第一极耦接;所述第五晶体管的栅极与所述发光控制信号线图形耦接,所述第五晶体管的第一极与所述电源信号线图形耦接;所述第六晶体管的栅极与所述发光控制信号线图形耦接,所述第六晶体管的第一极与所述第三晶体管的第二极耦接,所述第六晶体管的第二极与所述发光元件耦接;所述第七晶体管的栅极与沿所述第二方向相邻的下一个子像素中的复位信号线图形耦接,所述第七晶体管的第一极与沿所述第二方向相邻的下一个子像素中的所述初始化信号线图形耦接,所述第七晶体管的第二极与所述发光元件耦接;所述存储电容的第一极板复用为所述第三晶体管的栅极,所述存储电容的第二极板与所述电源信号线图形耦接。
- 一种显示装置,包括如权利要求1~18中任一项所述的显示基板。
- 一种显示基板的制作方法,包括:在基底上制作阵列分布的多个子像素;制作所述子像素的步骤具体包括:制作电源信号线图形,所述电源信号线图形包括第一电源线部分和第二电源线部分;所述第一电源线部分的至少部分沿第二方向延伸;所述第二电源线部分包括主体部、第一端部和第二端部,所述主体部与所述第一电源线部分沿第一方向排列,且所述主体部与所述第一电源线部分间隔设置,所述第一方向与所述第二方向相交,所述第一端部和所述第二端部沿第二方向相对设置,所述第一端部分别与所述主体部的一端和所述第一电源线部分耦接,所述第二端部分别与所述主体部的另一端和所述第一电源线部分耦接,所述第一电源线部分与所述第二电源线部分之间具有孔隙。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202080001751.9A CN114616675A (zh) | 2020-08-31 | 2020-08-31 | 一种显示基板及其制作方法、显示装置 |
US17/298,500 US20220320225A1 (en) | 2020-08-31 | 2020-08-31 | Display substrate and method for manufacturing the same, and display device |
PCT/CN2020/112676 WO2022041244A1 (zh) | 2020-08-31 | 2020-08-31 | 一种显示基板及其制作方法、显示装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2020/112676 WO2022041244A1 (zh) | 2020-08-31 | 2020-08-31 | 一种显示基板及其制作方法、显示装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2022041244A1 WO2022041244A1 (zh) | 2022-03-03 |
WO2022041244A9 true WO2022041244A9 (zh) | 2022-05-27 |
Family
ID=80354345
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2020/112676 WO2022041244A1 (zh) | 2020-08-31 | 2020-08-31 | 一种显示基板及其制作方法、显示装置 |
Country Status (3)
Country | Link |
---|---|
US (1) | US20220320225A1 (zh) |
CN (1) | CN114616675A (zh) |
WO (1) | WO2022041244A1 (zh) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2022041243A1 (zh) * | 2020-08-31 | 2022-03-03 | 京东方科技集团股份有限公司 | 一种显示基板及其制作方法、显示装置 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW513604B (en) * | 2001-02-14 | 2002-12-11 | Au Optronics Corp | A thin film transistor liquid crystal display |
CN103137616B (zh) * | 2011-11-25 | 2017-04-26 | 上海天马微电子有限公司 | Tft阵列基板及其形成方法、显示面板 |
KR102323762B1 (ko) * | 2014-11-10 | 2021-11-10 | 엘지디스플레이 주식회사 | 포토 센서를 갖는 어레이 기판 및 이를 이용한 표시 장치 |
KR102391918B1 (ko) * | 2017-05-23 | 2022-04-29 | 삼성디스플레이 주식회사 | 유기발광표시장치 |
CN108597374B (zh) * | 2018-04-20 | 2021-02-02 | 上海天马有机发光显示技术有限公司 | 一种显示面板和显示装置 |
CN110265458B (zh) * | 2019-06-27 | 2021-12-03 | 京东方科技集团股份有限公司 | 阵列基板及其制作方法、显示面板及显示装置 |
CN114023801A (zh) * | 2019-10-29 | 2022-02-08 | 京东方科技集团股份有限公司 | 一种显示基板及其制作方法、显示装置 |
CN111508977B (zh) * | 2020-05-09 | 2024-05-17 | 京东方科技集团股份有限公司 | 一种显示面板及其制作方法、显示装置 |
CN111584599B (zh) * | 2020-05-27 | 2023-04-07 | 京东方科技集团股份有限公司 | 一种显示面板及其制作方法、显示装置 |
CN111584757B (zh) * | 2020-05-27 | 2022-12-06 | 京东方科技集团股份有限公司 | 显示母板和显示基板的制作方法 |
CN111564120B (zh) * | 2020-05-28 | 2022-06-24 | 京东方科技集团股份有限公司 | 显示面板及显示装置 |
-
2020
- 2020-08-31 US US17/298,500 patent/US20220320225A1/en active Pending
- 2020-08-31 WO PCT/CN2020/112676 patent/WO2022041244A1/zh active Application Filing
- 2020-08-31 CN CN202080001751.9A patent/CN114616675A/zh active Pending
Also Published As
Publication number | Publication date |
---|---|
WO2022041244A1 (zh) | 2022-03-03 |
CN114616675A (zh) | 2022-06-10 |
US20220320225A1 (en) | 2022-10-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2021227760A1 (zh) | 一种显示面板及其制作方法、显示装置 | |
WO2021227759A1 (zh) | 一种显示面板及其制作方法、显示装置 | |
US11469291B2 (en) | Display panel, method of manufacturing the same, and display device | |
WO2021227758A1 (zh) | 一种显示面板及其制作方法、显示装置 | |
WO2021227761A1 (zh) | 一种显示面板及其制作方法、显示装置 | |
WO2021189323A1 (zh) | 显示面板及其制作方法、显示装置 | |
WO2021102905A1 (zh) | 显示基板及其制作方法、显示装置 | |
WO2022111172A1 (zh) | 一种显示基板、显示装置 | |
US11877482B2 (en) | Display substrate and method for manufacturing the same, driving method and display device | |
WO2021258318A1 (zh) | 显示基板及其制作方法、显示装置 | |
US20240206268A1 (en) | Display substrate, method of manufacturing the same, and display apparatus | |
WO2022041240A1 (zh) | 一种显示基板及其制作方法、显示装置 | |
WO2022041244A9 (zh) | 一种显示基板及其制作方法、显示装置 | |
WO2022041238A1 (zh) | 一种显示基板及其制作方法、显示装置 | |
WO2022041246A1 (zh) | 一种显示基板及其制作方法、显示装置 | |
WO2022041237A1 (zh) | 一种显示基板及其制作方法、显示装置 | |
US12101981B2 (en) | Display substrate, method for manufacturing the same, and display device | |
WO2023130439A1 (zh) | 显示基板和显示装置 | |
WO2022226973A9 (zh) | 显示面板及显示装置 | |
CN115734657A (zh) | 显示基板及其制作方法、显示装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 20950913 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 20950913 Country of ref document: EP Kind code of ref document: A1 |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A DATED 18/10/2023) |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 20950913 Country of ref document: EP Kind code of ref document: A1 |