WO2011104959A1 - 液晶表示装置 - Google Patents
液晶表示装置 Download PDFInfo
- Publication number
- WO2011104959A1 WO2011104959A1 PCT/JP2010/071164 JP2010071164W WO2011104959A1 WO 2011104959 A1 WO2011104959 A1 WO 2011104959A1 JP 2010071164 W JP2010071164 W JP 2010071164W WO 2011104959 A1 WO2011104959 A1 WO 2011104959A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor element
- voltage
- supplied
- wiring
- type semiconductor
- Prior art date
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
- G09G3/3655—Details of drivers for counter electrodes, e.g. common electrodes for pixel capacitors or supplementary storage capacitors
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3607—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals for displaying colours or for displaying grey scales with a specific pixel layout, e.g. using sub-pixels
-
- C—CHEMISTRY; METALLURGY
- C09—DYES; PAINTS; POLISHES; NATURAL RESINS; ADHESIVES; COMPOSITIONS NOT OTHERWISE PROVIDED FOR; APPLICATIONS OF MATERIALS NOT OTHERWISE PROVIDED FOR
- C09K—MATERIALS FOR MISCELLANEOUS APPLICATIONS, NOT PROVIDED FOR ELSEWHERE
- C09K2323/00—Functional layers of liquid crystal optical display excluding electroactive liquid crystal layer characterised by chemical composition
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0439—Pixel structures
- G09G2300/0443—Pixel structures with several sub-pixels for the same colour in a pixel, not specifically used to display gradations
- G09G2300/0447—Pixel structures with several sub-pixels for the same colour in a pixel, not specifically used to display gradations for multi-domain technique to improve the viewing angle in a liquid crystal display, such as multi-vertical alignment [MVA]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0876—Supplementary capacities in pixels having special driving circuits and electrodes instead of being connected to common electrode or ground; Use of additional capacitively coupled compensation electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
Definitions
- the present invention relates to a liquid crystal display device, and more particularly to a multi-pixel drive type liquid crystal display device in which the viewing angle dependency of the ⁇ characteristic of the liquid crystal display device is improved.
- liquid crystal display devices which are rapidly spreading in place of cathode ray tubes (CRT), are widely used in TVs, monitors, mobile phones, etc., taking advantage of their energy-saving, thin, and lightweight features.
- CTR cathode ray tubes
- TN Transmission Nematic
- the contrast ratio is high when the display surface of the liquid crystal display device is viewed from a direction other than the front, for example, an oblique direction of up, down, left, and right.
- a problem of significant degradation That is, when the display surface is viewed from the front direction, a plurality of gradations from black to white can be clearly observed. There has been a problem that the difference in luminance becomes extremely unclear.
- the display surface is viewed from the front direction, a dark portion appears, and when the display surface is viewed from the upper, lower, left, and right oblique directions, the so-called gradation inversion phenomenon occurs. .
- the image quality of the TN mode type liquid crystal display device is remarkably inferior when viewed from the top, bottom, left, and right oblique directions as compared to when viewing the display surface from the front direction.
- the TN mode liquid crystal display device has a large viewing angle dependency of image quality, and is not suitable for applications where viewing from other than the front direction is assumed.
- liquid crystal display devices in IPS In-Plane Switching
- liquid crystal display devices in MVA Multi-domain Vertical Alignment
- ASM Axial Symmetrical Aligned
- a liquid crystal display device in a micro-cell mode is known.
- the problem of the viewing angle dependency of the ⁇ characteristic is mainly a problem in the MVA mode and ASM mode liquid crystal display devices rather than the IPS mode liquid crystal display device.
- the ⁇ characteristic of a liquid crystal display device is optimized based on the case where the display surface of the liquid crystal display device is viewed from the front. However, if the ⁇ property has viewing angle dependence, the display surface is There is a difference between the ⁇ characteristic when viewed from the oblique direction and the ⁇ characteristic optimized when viewed from the front direction.
- the degree of deviation is not so large in the vicinity of the brightest area or the darkest area where the display luminance is bright and is not a problem, but in the halftone area, the display luminance when viewed from an oblique direction is viewed from the front.
- the display surface is viewed from an oblique direction, there is a problem that image quality deterioration such as whitening occurs.
- one picture element is divided into two sub-picture elements, and driving is performed so that the average brightness of the two sub-picture elements becomes the target brightness of the one picture element.
- a multi-pixel drive (area gradation drive) type liquid crystal display device in which the viewing angle dependency of the ⁇ characteristic is improved has been proposed.
- the two sub-picture elements are displayed with a bright brightness level and a dark brightness level with a small change in display brightness depending on the viewing angle.
- the halftone area is displayed according to the average luminance. Therefore, a liquid crystal display device in which the viewing angle dependency of the ⁇ characteristic is improved can be realized.
- one picture element 100 is divided into two sub picture elements 101a and 101b, and the sub picture element 101a is connected to a scanning line Gn and a signal line via a TFT (Thin Film Transistor) 102a. Connected to Sm.
- the sub picture element 101b is connected to the scanning line Gn and the signal line Sm through the TFT 102b.
- the gate electrodes of the TFTs 102a and 102b are connected to the common scanning line Gn, and the source electrodes of the TFTs 102a and 102b are connected to the common signal line Sm.
- the sub picture element 101a includes a liquid crystal capacitor formed by the sub picture element electrode 103a, a liquid crystal layer (not shown), and a counter electrode (not shown), and an auxiliary capacity electrically connected to the sub picture element electrode 103a.
- the auxiliary capacitance is formed by the electrode 104a, the insulating layer 105a, and the auxiliary capacitance counter electrode 107a electrically connected to the auxiliary capacitance wiring 106a.
- the sub picture element 101b is electrically connected to the sub picture element electrode 103b and a liquid crystal capacitor formed by the sub picture element electrode 103b, a liquid crystal layer (not shown) and a counter electrode (not shown).
- the auxiliary capacitance is formed by the auxiliary capacitance electrode 104b, the insulating layer 105b, and the auxiliary capacitance counter electrode 107b electrically connected to the auxiliary capacitance wiring 106b.
- the sub-picture element 101a and the sub-picture element 101b have different voltages actually held.
- FIG. 15 is a diagram schematically showing an equivalent circuit of the liquid crystal display device having the multi-picture element structure shown in FIG.
- the auxiliary capacitance lines 106 a and 106 b are electrically connected to two auxiliary capacitance trunk lines 108 and 109 that are electrically independent from each other, and the auxiliary capacitance trunk lines 108 and 109 are respectively connected.
- Each is applied with an oscillating voltage having substantially the same amplitude and oscillating period and having a phase different by approximately 180 degrees.
- the sub-picture element 101a and the sub-picture element 101b have different luminances (gradations), that is, display luminance depending on the viewing angle. It is possible to display a bright luminance level and a dark luminance level with a small change, and it is possible to display a halftone area based on the average luminance of the two sub-picture elements 101a and 101b. Therefore, a liquid crystal display device in which the viewing angle dependency of the ⁇ characteristic is improved can be realized.
- a large multi-pixel drive type liquid crystal display device in which the load capacity and resistance of the auxiliary capacity trunk lines 108 and 109 and the auxiliary capacity lines 106a and 106b are increased, and a high-definition multi-picture element drive type with a short horizontal scanning period.
- a high-speed driving multi-pixel drive type liquid crystal display device with a short vertical scanning period and a horizontal scanning period, etc. a delay of an auxiliary capacity drive signal (vibration voltage) applied to the auxiliary capacity main lines 108 and 109 is delayed. And uneven brightness due to the waveform dullness.
- the formation area of the auxiliary capacitor trunk wires 108 and 109 and the auxiliary capacitor wires 106a and 106b is increased, and as a result, the frame region which is a non-display region of the liquid crystal display device is increased. This is not preferable because it causes an increase or a decrease in the aperture ratio.
- the oscillation cycle of the auxiliary capacitance drive signal applied to the auxiliary capacitance trunk lines 108 and 109 can be lengthened.
- the influence of waveform dullness can be suppressed, and the luminance unevenness can be reduced.
- Patent Document 1 describes a configuration in which an auxiliary capacitance driving signal is supplied to each auxiliary capacitance wiring through a buffer that can shape the waveform of the auxiliary capacitance driving signal.
- FIG. 16 is a diagram showing a schematic configuration of a liquid crystal display device configured to supply an auxiliary capacitance driving signal to each auxiliary capacitance wiring through the buffer.
- one display picture element 141 is divided into a plurality of sub picture elements 142 and 143, or the sub picture elements 142 and 143, the TFTs 144 and 145, the scanning line Gn, and the signal. Since the connection relationship with the line Sm is the same as that already described with reference to FIG. 14, the description thereof is omitted.
- the controller 148 to the gate driver 151A, the auxiliary capacitor drive signal, the gate driver control signal (scanning start signal and drive clock signal) that is the basis of the scanning line drive signal, and various power supply voltages. Is entered.
- the auxiliary drive signal is input to the gate driver 151A from the terminals “CSVtypeA1R” to “CSVtypeA4R” of the terminal group C1.
- the gate driver control signal is input from the terminals “GSPOI” and “GCKOI” of the terminal group C1 of the gate driver 151A, and various power supply voltages are the terminals “VGL” and “VGH” of the terminal group C1 of the gate driver 151A. , “GND”, “VCC”, “VCSL”, and “VCSH”.
- the terminal groups C1 and C2 are provided at both ends of the terminal portion 133 of the tape 131 in the gate driver 151A, and are provided at the terminals provided at the terminal group C1 and the terminal group C2. Terminals having the same terminal name are connected to each other.
- the terminals “CSVtypeA1R” to “CSVtypeA4R” provided in the terminal group C1 are connected to the terminals “CSVtypeA1L” to “CSVtypeA4L” provided in the terminal group C2.
- the liquid crystal display panel 140 receives the auxiliary capacitor drive signal, the gate driver control signal, and various power supply voltages input to the gate driver 151 ⁇ / b> A.
- the configuration is such that 151A can be supplied to the gate driver 151B.
- the gate driver 151A In the liquid crystal display panel 140, the gate driver 151A generates a scanning line driving signal using a signal that is the basis of the scanning line driving signal input from the controller 148, and the terminals “OG1” to “OG272” of the gate driver 151A.
- the scanning line drive signal is given to each scanning line Gn connected to the "".
- the auxiliary capacitance drive signal input from the controller 148 is subjected to waveform shaping by the buffers 121A and 121B provided in the integrated circuit 132 of the gate driver 151A, and the terminals “CSVtypeA1′R” to “CSVtypeA4′R”. , “CSVtypeA1′L” to “CSVtypeA4′L”.
- the terminals “CSVtypeA1′R” to “CSVtypeA4′R” and “CSVtypeA1′L” to “CSVtypeA4′L” are connected to the storage capacitor main line 150 in the liquid crystal display panel 140.
- auxiliary capacity trunk line 150 is connected to the auxiliary capacity line 151 and is output from the buffers 121A and 121B to the terminals “CSVtypeA1′R” to “CSVtypeA4′R” and “CSVtypeA1′L” to “CSVtypeA4′L”.
- the auxiliary capacity drive signals with reduced waveform dullness are connected to the terminals “CSVtypeA1′R” to “CSVtypeA4′R” and “CSVtypeA1′L” to “CSVtypeA4′L”.
- the sub-pixel 142 and the sub-picture element 143 can display different luminances from each other.
- the auxiliary capacity driving signal is supplied to each auxiliary capacity wiring 151 via the buffer, the driving capacity of the auxiliary capacity can be improved. Therefore, even when the wiring of the auxiliary capacity trunk line 150 is thin, it is possible to suppress the occurrence of luminance unevenness due to waveform dullness.
- the auxiliary capacity trunk line in which the auxiliary capacity lines 151 are bundled in order to reduce the load per buffer, the auxiliary capacity trunk line in which the auxiliary capacity lines 151 are bundled.
- a plurality of 150 are arranged, and buffers 121A and 121B (buffer circuits) and a controller 148 (external drive circuit) for independently driving each auxiliary capacity trunk line 150 are required.
- the number of auxiliary capacity trunk lines 150 is reduced by using the buffers 121A and 121B and inputting the outputs of the buffers 121A and 121B from a plurality of terminals. Since this is a configuration to be used, an external drive circuit different from the conventional one is required. Further, since the external drive circuit is provided outside the liquid crystal display panel 140, there is a problem of signal delay. It becomes.
- the scale of the external drive circuit provided outside the liquid crystal display panel 140 and the area of the external circuit board are increased, and further, in order to solve the problem of signal delay. Since the auxiliary capacity wiring 151 needs to be divided into a plurality of parts and driven independently, the area where the auxiliary capacity main line 150 is formed is still large, and the frame area and the external circuit board that are non-display areas of the liquid crystal display device It is difficult to achieve a narrowing of the image at a satisfactory level.
- the present invention has been made in view of the above-described problems, and in a multi-pixel drive type liquid crystal display device, a liquid crystal display device capable of narrowing a frame region serving as a non-display region and an external circuit board is provided.
- the purpose is to provide.
- the liquid crystal display device of the present invention includes a display area including a plurality of sub-pixels obtained by dividing one picture element and active elements included in each of the sub-picture elements.
- a liquid crystal display panel for supplying scanning signals to scanning lines provided in the display area, and a signal line driving circuit for supplying data signals to signal lines provided in the display area,
- Each of the sub-pixels has auxiliary capacitance elements connected to different auxiliary capacitance lines, and by driving the auxiliary capacitance elements based on an auxiliary capacitance drive signal supplied to each of the auxiliary capacitance lines.
- a liquid crystal display device that displays each of the sub-picture elements with different luminances, wherein the storage capacitor line drive circuit that generates the storage capacitor drive signal includes a first voltage main line that supplies two different voltages, and a first voltage main line 2 electric
- a main wiring, a control signal wiring for supplying at least one control signal, and the two different voltages supplied to the auxiliary capacity wiring driving circuit are alternately supplied to the auxiliary capacity wiring at a constant period based on the control signal.
- the storage capacitor line driving circuit for supplying the storage capacitor driving signal to the storage capacitor line is provided outside the liquid crystal display panel, and the storage capacitor driving signal is supplied from the storage capacitor line driving circuit to the liquid crystal.
- the auxiliary capacity wiring is supplied to the auxiliary capacity wiring via the auxiliary capacity trunk wiring provided in the display panel.
- the storage capacitor line driving circuit is provided outside the liquid crystal display panel, particularly in a large-sized liquid crystal display device, it is a configuration that always involves a problem of signal delay, As a mitigation measure for this signal delay problem, when the pulse width of the auxiliary capacity drive signal supplied to the auxiliary capacity wiring is set wide, the number of types of auxiliary capacity drive signals and the number of auxiliary capacity trunk lines required are increased. Will be accompanied.
- the frame area of the liquid crystal display device provided with the external circuit board for generating the required many auxiliary capacity driving signals and the auxiliary capacity main wiring is increased.
- the frame area of the liquid crystal display device provided with the auxiliary capacity trunk line is further increased.
- the storage capacitor line drive circuit that supplies the storage capacitor drive signal to the storage capacitor line is provided in the peripheral region of the display region in the liquid crystal display panel. .
- the auxiliary capacitance line driving circuit is provided in the peripheral area of the display area of the liquid crystal display panel, and the auxiliary capacitance line driving circuit is provided from the outside of the liquid crystal display panel.
- the input signal is not a storage capacitor drive signal but a control signal for driving the storage capacitor wiring drive circuit.
- the liquid crystal display device of the present invention in order to avoid the above-described signal delay problem, it is necessary to provide about 10 auxiliary capacitance trunk lines, whereas in the configuration of the liquid crystal display device of the present invention, there are two Since the first voltage main wiring and the second voltage main wiring for supplying different voltages and the control signal wiring for supplying at least one control signal may be provided, the number of wirings to be provided can be greatly reduced. it can.
- the auxiliary capacitance line driving circuit is provided in the liquid crystal display panel and the number of output signals from the external circuit board can be reduced.
- the size of the external circuit board can be reduced.
- the liquid crystal display device of the present invention in the multi-pixel drive type liquid crystal display device, it is possible to reduce the frame area which is a non-display area and the external circuit board.
- the storage capacitor line driving circuit that generates the storage capacitor drive signal includes the first voltage main line and the second voltage main line that supply two different voltages, A plurality of control signal wirings for supplying at least one control signal and a plurality of different voltages supplied to the auxiliary capacitance wiring drive circuit alternately to the auxiliary capacitance wiring at a constant period based on the control signals; A switching element, and is provided in a peripheral region of the display region in the liquid crystal display panel.
- the multi-pixel drive type liquid crystal display device there is an effect that it is possible to realize a liquid crystal display device in which a frame region which is a non-display region and an external circuit board can be narrowed.
- FIG. 5 is a diagram schematically showing a part of an equivalent circuit of a display region and a storage capacitor line driving circuit provided in the liquid crystal display device shown in FIG. 4 when a VCS1 trunk line and a VCS2 trunk line are arranged in an overlapping manner.
- FIG. 5 shows typically the equivalent circuit of the auxiliary capacity wiring drive circuit with which the liquid crystal display device of other embodiment of this invention was equipped.
- FIG. 10 is a diagram schematically showing a part of an equivalent circuit of a display area and a storage capacitor line driving circuit provided in a liquid crystal display device according to still another embodiment of the present invention.
- FIG. 11 is a diagram schematically showing a part of an equivalent circuit of a display area and an auxiliary capacitance line driving circuit provided in a liquid crystal display device of still another embodiment of the present invention.
- a liquid crystal display device In a liquid crystal display device according to still another embodiment of the present invention, an example showing a waveform of a control signal supplied to each main wiring with reference to a gate clock and a waveform of a voltage supplied to each auxiliary capacitance wiring. is there.
- another example of the waveform of the control signal supplied to each trunk line with reference to the gate clock and the waveform of the voltage supplied to each auxiliary capacitance line is shown. It is an example. It is a figure for demonstrating schematic structure of an example of the conventional multi-pixel drive type liquid crystal display device. It is a figure which shows typically the equivalent circuit of the liquid crystal display device provided with the multi-picture element structure shown in FIG. It is a figure which shows schematic structure of the conventional liquid crystal display device of the structure which supplies an auxiliary capacity drive signal to each auxiliary capacity wiring via a buffer.
- the liquid crystal display device 1 includes a point where one display picture element is divided into two sub picture elements in the column direction, the sub picture element, the TFT, the scanning line Gn, and the signal line Sm. 14 is the same as the configuration of the conventional liquid crystal display device already described with reference to FIG. 14, but the liquid crystal display device 1 is provided with an auxiliary capacitance line drive circuit for generating an auxiliary capacitance drive signal. It differs from the conventional liquid crystal display device in that it is provided in the peripheral region of the display region R1 of the panel 2.
- FIG. 4 is a diagram showing a schematic configuration of the liquid crystal display device 1 according to the embodiment of the present invention.
- the liquid crystal display device 1 includes a liquid crystal display panel 2, a control substrate 6, and flexible printed circuit boards 7 a and 7 b provided at the upper and left ends of the liquid crystal display panel 2.
- the flexible printed circuit board 7a is provided with a signal line driving circuit 3, while the flexible printed circuit board 7b is provided with a scanning line driving circuit 4 and an auxiliary capacitance wiring driving circuit 5.
- the signal line driving circuit 3 supplies a data signal to each of signal lines (not shown) provided in the display area R1 to be described in detail later, and the scanning line driving circuit 4 scans provided in the display area R1. A scanning signal is supplied to each of the lines (not shown).
- the storage capacitor line drive circuit 5 supplies a storage capacitor drive signal to each storage capacitor line (not shown) provided in the display region R1.
- the control board 6 is provided with a circuit for supplying a voltage and a clock signal (control signal) necessary for driving the signal line driving circuit 3, the scanning line driving circuit 4, and the auxiliary capacitance wiring driving circuit 5.
- control board 6 is connected to the flexible printed board 7a, and the voltage and clock signal (control) output from the control board 6 and supplied to the scanning line driving circuit 4 and the auxiliary capacitance wiring driving circuit 5 are controlled. Signal) is supplied to the scanning line driving circuit 4 and the auxiliary capacitance wiring driving circuit 5 through the flexible printed circuit board 7a.
- control board 6 is connected to the flexible printed circuit board 7a.
- the present invention is not limited to this, and the control board 6 is appropriately selected in consideration of the delay and layout of signals to be supplied. Can be arranged.
- the signal line driving circuit 3, the scanning line driving circuit 4, and the auxiliary capacitance wiring driving circuit 5 are mounted externally after the liquid crystal display panel 2 is manufactured.
- at least one of the signal line driving circuit 3, the scanning line driving circuit 4, and the auxiliary capacitance wiring driving circuit 5 is monolithically formed with a TFT provided in the display region R1 described later in detail. It can also be formed.
- FIG. 1 is a diagram schematically showing a part of an equivalent circuit of the display region R1 and the auxiliary capacitance line driving circuit 5 provided in the liquid crystal display panel 2 shown in FIG.
- the flexible printed circuit board 7b is omitted.
- the display region R1 of the liquid crystal display panel 2 has a plurality of rows and a plurality of columns and is arranged in the form of a matrix P (m, n) ⁇ P (m + 1, n). Are formed, and each picture element is divided into two sub picture elements in the column direction.
- the picture element P (m, n) is divided into two sub picture elements PA (m, n) and sub picture elements PB (m, n) in the column direction.
- each sub-picture element has a liquid crystal capacitor and an auxiliary capacitor (auxiliary capacitor element).
- the sub-picture element PA (m, n) has a liquid crystal capacitor CLCA (m, n) and an auxiliary capacitor CCSA (m, n).
- the liquid crystal capacitance is constituted by a sub-pixel electrode connected to the drain electrode of the TFT 8 (active element), a counter electrode, and a liquid crystal layer provided therebetween, while the auxiliary capacitance is the TFT 8
- An auxiliary capacitance electrode connected to the drain electrode, an insulating layer, and an auxiliary capacitance counter electrode connected to the auxiliary capacitance wiring (CSn, CSn + 1).
- the sub picture element is provided with a TFT 8 for each sub picture element.
- a TFT 8 for each sub picture element.
- the TFTs 8 are connected to the common signal line Sm and the common scanning line Gn.
- the TFTs 8 provided in each of the two sub-picture elements PA (m, n) and PB (m, n) are simultaneously controlled by the scanning signal supplied to the common scanning line Gn, and the two TFTs 8 are turned on.
- the data signal is supplied from the common signal line Sm to the sub-picture element electrode and the auxiliary capacitance electrode provided in each of the two sub-picture elements PA (m, n) and PB (m, n). It has become.
- the storage capacitor counter electrodes of the two sub-picture elements PA (m, n) and PB (m, n) are connected to the storage capacitor line driving circuit 5 via the storage capacitor line CSn and the storage capacitor line CSn + 1. Has been.
- the storage capacitor line driving circuit 5 includes a TFT group (T1, T2, T3, T4) and a source electrode and a gate electrode of each TFT of the TFT group (switching element / semiconductor element). And four trunk wiring groups (VCS1, VCS2, VCTRL1, and VCTRL2) electrically connected independently.
- the TFT group (T1, T2, T3, T4) can be formed of, for example, a metal oxide semiconductor, but the present invention is not limited to this, and the oxide film provided in the metal oxide semiconductor is not limited thereto. Alternatively, it can be formed of a semiconductor provided with a nitride film or the like.
- the drain electrode of the TFT (T1 ⁇ T2) is connected to the auxiliary capacitance line CSn of the sub-picture element PA (m, n) shown in FIG. 1, and the VCS1 trunk line (first line) is connected to the source electrode of the TFT (T1). 1 voltage main line) and a VCTRL1 main line (control signal line) are connected to the gate electrode, respectively. Further, a VCS2 trunk wiring (second voltage trunk wiring) is connected to the source electrode of the TFT (T2), and a VCTRL2 trunk wiring (control signal wiring) is connected to the gate electrode.
- the drain electrode of the TFT (T3 ⁇ T4) is connected to the auxiliary capacitance wiring CSn + 1 of the sub-picture element PB (m, n) shown in FIG. 1, and the VCS2 trunk wiring is connected to the source electrode of the TFT (T3).
- the VCTRL1 trunk wiring is connected to each gate electrode.
- the VCS1 trunk wiring is connected to the source electrode of the TFT (T4), and the VCTRL2 trunk wiring is connected to the gate electrode.
- FIG. 2 shows the control supplied to the DC voltages V1 and V2 supplied to the VCS1 main line and the VCS2 main line and to the VCTRL1 main line and the VCTRL2 main line in the liquid crystal display device 1 according to the embodiment of the present invention. It is a figure which shows the waveform of a signal (clock signal), and the waveform of the voltage supplied to each auxiliary capacity wiring CSn, CSn + 1.
- DC voltage V1 and DC voltage V2 are supplied from the control board 6 shown in FIG. 4 to the VCS1 trunk wiring and the VCS2 trunk wiring, respectively.
- the DC voltage V1 supplied to the VCS1 main wiring is set to be larger than the DC voltage V2 supplied to the VCS2 main wiring.
- control signals VCTRL 1 and VCTRL 2 that repeat High / Low at a constant cycle for controlling the auxiliary capacitance wiring drive circuit 5 are supplied from the control board 6 to the VCTRL 1 trunk wiring and the VCTRL 2 trunk wiring.
- the high level voltage of the control signals VCTRL1 and VCTRL2 is set higher than the DC voltage V1
- the low level voltage of the control signals VCTRL1 and VCTRL2 is set lower than the DC voltage V2.
- the TFT groups (T1, T2, T3, T4) provided in the storage capacitor line driving circuit 5 are all N-channel TFTs (N-type TFTs).
- the present invention is not limited to this, and the TFT groups (T1, T2, T3, T4) may be formed of P-channel TFTs (P-type semiconductor elements). it can.
- the TFT group (T1, T2, T3, T4) can be configured by combining an N-channel TFT and a P-channel TFT. This configuration will be described in detail in Embodiment 3.
- High / Low is repeated every horizontal scanning period (1H), and does not become High at the same time, that is, has the same vibration period.
- the control signals VCTRL1 and VCTRL2 whose phases are shifted by a half cycle (1H) are supplied to the VCTRL1 trunk line and the VCTRL2 trunk line, respectively.
- the TFT groups (T1, T2, T3, T4) provided in the auxiliary capacitance wiring drive circuit 5 are all formed of N-channel TFTs, the VCTRL1 trunk wiring
- the control signal VCTRL1 supplied to becomes high the TFTs (T1 and T3) are turned on (conductive state), and the voltage V1 supplied to the VCS1 trunk line is supplied to the auxiliary capacity line CSn, and the auxiliary capacity line CSn + 1
- the voltage V2 supplied to the VCS2 trunk wiring is supplied.
- the auxiliary capacitance lines CSn, CSn + 1, CSn + 2, CSn + 3, CSn + 4, CSn + 5... are supplied with control signals VCTRL1 and VCTRL2 supplied to the VCTRL1 trunk line and the VCTRL2 trunk line. A voltage corresponding to the waveform is supplied.
- the control signal VCTRL1 supplied to the VCTRL1 trunk line is low. Then, the TFTs (T1 and T3) are turned on, the voltage V1 supplied to the VCS1 trunk wiring is applied to the auxiliary capacitance wiring CSn, and the voltage V2 supplied to the VCS2 trunk wiring is applied to the auxiliary capacitance wiring CSn + 1. Supplied.
- the TFT groups (T1, T2, T3, and T4) are all formed of P-channel TFTs, the auxiliary capacitance lines CSn, CSn + 1, CSn + 2, CSn + 3, CSn + 4, CSn + 5,.
- a voltage having a polarity opposite to that of the waveforms of the control signals VCTRL1 and VCTRL2 supplied to the main wiring and the VCTRL2 main wiring is supplied.
- FIG. 3 is a diagram showing a waveform of a voltage supplied to each auxiliary capacitance line and a voltage of each sub-pixel electrode with reference to the voltage waveform of the scanning line Gn in the liquid crystal display device 1 according to the embodiment of the present invention. It is.
- the liquid crystal display device 1 is driven by 1H dot inversion driving and will be described on the assumption of 1H dot inversion driving.
- the present invention is not limited to 1H dot inversion driving.
- line inversion driving (1H line inversion driving, 2H line inversion driving... NH line inversion driving) may be performed.
- VSm indicates the waveform of the data signal voltage supplied to the signal line Sm
- VGn, VGn + 1, and VGn + 2 indicate the voltage waveform of the scanning signal supplied to the scanning line Gn, the scanning line Gn + 1, and the scanning line Gn + 2, respectively.
- the time at the center of the flat portion of the VCSn voltage V2 described above coincides with the time at which VGn changes from VgH (High) to VgL (Low).
- the time at the center of the flat portion of the voltage V1 of VCSn + 1 described above and the time at which VGn changes from VgH (High) to VgL (Low) are set.
- the time at the center of the flat portion of the voltage V1 of VCSn + 2 and the time at which VGn + 1 changes from VgH (High) to VgL (Low) are set to coincide with each other, while the flat portion of the voltage V2 of VCSn + 3 is set. And the time at which VGn + 1 changes from VgH (High) to VgL (Low).
- the central time of the flat portion of the voltage V2 of VCSn + 4 and the time when VGn + 2 changes from VgH (High) to VgL (Low) are set to coincide with each other, while the flat portion of the voltage V1 of VCSn + 5 is set. Is set to coincide with the time when VGn + 2 changes from VgH (High) to VgL (Low).
- the time from when VGn changes from VgH (High) to VgL (Low) until the voltage of VCSn changes is set to 0.5H (0.5 horizontal period).
- the present invention is not limited to this, and from the viewpoint of making auxiliary capacity driving more effective, the time when VGn changes from VgH (High) to VgL (Low) and the time when the voltage of VCSn changes It is preferable that the time from when VGn changes from VgH (High) to VgL (Low) to when the voltage of VCSn changes is shorter within a range in which the VGn does not overlap.
- the voltage of the sub picture element electrode in the sub picture element PA (m, n) shown in FIG. 1 is VPA (m, n) in FIG.
- the voltage of the sub picture element electrode in the sub picture element PB (m, n) shown in FIG. 1 becomes the voltage waveform shown in VPB (m, n) of FIG. Therefore, the sub-picture element PA (m, n) is a bright picture element, and the sub-picture element PB (m, n) is a dark picture element.
- the voltage of the sub picture element electrode in the sub picture element PA (m, n + 1) shown in FIG. 1 becomes a voltage waveform shown in VPA (m, n + 1) of FIG.
- the voltage of the sub-picture element electrode in the sub-picture element PB (m, n + 1) shown in FIG. 3 becomes a voltage waveform shown in VPB (m, n + 1) in FIG. Therefore, the sub-picture element PA (m, n + 1) becomes a bright picture element, and the sub-picture element PB (m, n + 1) becomes a dark picture element.
- the voltage of the sub picture element electrode in the sub picture element PA (m, n + 2) shown in FIG. 1 becomes a voltage waveform shown in VPA (m, n + 2) of FIG.
- the voltage of the sub picture element electrode in the sub picture element PB (m, n + 2) shown in FIG. 3 becomes a voltage waveform shown in VPB (m, n + 2) in FIG. Therefore, the sub-picture element PA (m, n + 2) is a bright picture element, and the sub-picture element PB (m, n + 2) is a dark picture element.
- liquid crystal display device 1 As described above, since the liquid crystal display device 1 according to the present embodiment is driven by 1H dot inversion, bright picture elements and dark picture elements are alternately repeated in adjacent sub picture elements in the column direction. ing.
- the data signal voltage VSm + 1 supplied to the signal line Sm + 1 is opposite in polarity to the data signal voltage VSm supplied to the signal line Sm, and is adjacent in the row direction.
- the sub-picture elements are configured so that bright picture elements and dark picture elements are alternately repeated.
- the data signal voltages VSm, VSm + 1,... Supplied to the signal lines Sm, Sm + 1,... are sub-pixels connected to the signal lines Sm, Sm + 1,.
- Data signal voltages VSm ⁇ VSm + 1... Are supplied so that the polarities of the voltages are opposite.
- the liquid crystal display device 1 drives the auxiliary capacitance to the auxiliary capacitance lines CSn, CSn + 1, CSn + 2, CSn + 3, CSn + 4, CSn + 5.
- the auxiliary capacitance wiring drive circuit 5 for supplying a signal (vibration voltage / periodic voltage) is provided in the immediate vicinity of the display region R 1 of the liquid crystal display panel 2.
- the storage capacitor line drive circuit that supplies the storage capacitor drive signal to the storage capacitor line is provided outside the liquid crystal display panel, and the storage capacitor drive signal is supplied to the storage capacitor line drive circuit.
- the storage capacitor line drive circuit Are supplied to the auxiliary capacitance wiring via the auxiliary capacitance trunk wiring provided in the liquid crystal display panel.
- the auxiliary capacitor wiring drive circuit is provided outside the liquid crystal display panel, particularly in a large-sized liquid crystal display device, there is a configuration with a problem of signal delay.
- the pulse width of the auxiliary capacity drive signal supplied to the auxiliary capacity wiring is set wide, it is accompanied by an increase in the number of auxiliary capacity drive signals required and the number of auxiliary capacity trunk lines. It becomes.
- the frame area of the liquid crystal display device provided with the control board (external circuit board) for generating the required many auxiliary capacity drive signals and the auxiliary capacity main wiring is increased.
- the frame area of the liquid crystal display device provided with the auxiliary capacity trunk line is further increased.
- the auxiliary capacity wiring drive circuit 5 is provided in the immediate vicinity of the display region R1 of the liquid crystal display panel 2, and the auxiliary capacity wiring is provided from the outside of the liquid crystal display panel 2.
- the signal input to the drive circuit 5 is not a storage capacitor drive signal but a control signal for driving the storage capacitor wiring drive circuit. With such a configuration, the signal delay problem described above is greatly alleviated.
- the direct current is Since the VCS1 trunk wiring and the VCS2 trunk wiring for supplying the voltage and the VCTRL1 trunk wiring and the VCTRL2 trunk wiring for supplying the control signal may be provided, the number of the trunk wirings to be provided can be greatly reduced. .
- the TFT groups (T1, T2, T3, T4) are all formed of N-channel TFTs, a control signal is supplied.
- trunk wiring VCTRL1 trunk wiring / VCTRL2 trunk wiring
- only one type of trunk wiring may be provided if the configuration of the third embodiment described later is used.
- the storage capacitor line driving circuit 5 is provided in the liquid crystal display panel 2, and the size of the control substrate 6 can be reduced as compared with the conventional configuration.
- the liquid crystal display device 1 in which the frame area that is a non-display area and the control substrate 6 can be narrowed.
- each TFT is connected to each auxiliary capacitance line CSn ⁇ CSn + 1 ⁇ CSn + 2..., That is, each auxiliary capacitance line CSn ⁇ CSn + 2.
- TFTs T3, T4 are connected to each auxiliary capacitance line CSn + 1, CSn + 3.
- the present invention is not limited to the configuration described above, and the TFTs (T1 and T2) are shared in the plurality of auxiliary capacitance lines CSn, CSn + 2,..., And the plurality of auxiliary capacitance lines CSn + 1, CSn + 3,.
- a configuration in which TFTs (T3 and T4) are shared can also be used.
- FIG. 5 shows a part of an equivalent circuit of the display region R1 provided in the liquid crystal display panel 2 shown in FIG. 4 and the auxiliary capacitance wiring drive circuit 5 when the VCS1 trunk wiring and the VCS2 trunk wiring are arranged so as to overlap each other. It is a figure shown typically.
- VCS1 trunk wiring and the VCS2 trunk wiring are arranged so as to overlap each other in plan view, it is possible to create a decoupling capacitor and suppress the fluctuation of the power source.
- the proportion of the formation area of the trunk wiring group in the liquid crystal display panel 2 can be further reduced, so that the frame area which is a non-display area Further narrowing can be realized.
- control signals are input to the scanning line driving circuit 4 and the auxiliary capacitance wiring driving circuit 5.
- a control signal (clock signal) input to the auxiliary capacitance wiring drive circuit 5 can also be shared.
- a circuit that generates a control signal (clock signal) for the auxiliary capacitance line driving circuit 5 that can change the voltage amplitude and frequency of the control signal (clock signal) input to the scanning line driving circuit 4 as required is displayed on a liquid crystal display.
- a configuration in which a control signal (clock signal) is input only to the scanning line driving circuit 4 can be obtained.
- a circuit for generating a control signal (clock signal) for the scanning line driving circuit 4 that can change the voltage amplitude and frequency of the control signal (clock signal) input to the auxiliary capacitance line driving circuit 5 as required is displayed on a liquid crystal display.
- a control signal (clock signal) may be input only to the auxiliary capacitance wiring drive circuit 5.
- control signal (clock signal) input to the scanning line drive circuit 4 and the control signal (clock signal) input to the storage capacitor wiring drive circuit 5 are shared, thereby allowing the control signal (clock signal) to be shared. Since the main wiring for supplying the signal) can be reduced, it is possible to further reduce the frame area which is the non-display area of the liquid crystal display device 1.
- FIGS. 1 a second embodiment of the present invention will be described with reference to FIGS.
- the present embodiment is different from the first embodiment in that adjacent auxiliary capacitance lines in the liquid crystal display device of the first embodiment are shared in order to improve the aperture ratio of the liquid crystal display device.
- the configuration is as described in the first embodiment.
- members having the same functions as those shown in the drawings of the first embodiment are given the same reference numerals, and descriptions thereof are omitted.
- FIG. 6 is a diagram schematically showing a part of an equivalent circuit of the display region R1 and the auxiliary capacitance line driving circuit 5a provided in the liquid crystal display device of the present embodiment.
- the sub-pixel PB (m, n) and the sub-pixel PA (m, n + 1) adjacent in the column direction share the auxiliary capacitance line CSn, and the column direction
- the sub-pixel PB (m, n + 1) and the sub-pixel PA (m, n + 2) adjacent to each other share the storage capacitor line CSn + 1.
- FIG. 7 shows the direct current voltages V1 and V2 supplied to the VCS1 trunk line and the VCS2 trunk line, and the waveforms of control signals supplied to the VCTRL1 trunk line and the VCTRL2 trunk line in the liquid crystal display device of the present embodiment.
- FIG. 5 is a diagram illustrating a waveform of a voltage supplied to each auxiliary capacitance line.
- DC voltage V1 and DC voltage V2 are supplied from the control board 6 shown in FIG. 4 to the VCS1 trunk wiring and the VCS2 trunk wiring, respectively.
- the DC voltage V1 supplied to the VCS1 main wiring is set to be larger than the DC voltage V2 supplied to the VCS2 main wiring.
- a control signal that repeats High / Low at a constant cycle for controlling the auxiliary capacitor wiring drive circuit 5a is supplied from the control board 6 to the VCTRL1 trunk wiring and the VCTRL2 trunk wiring.
- High / Low is repeated every 0.5 horizontal scanning period (0.5H), and does not become High at the same time, that is, has the same vibration period. Then, the control signals VCTRL1 and VCTRL2 whose phases are shifted from each other by a half cycle (0.5H) are supplied to the VCTRL1 trunk wiring and the VCTRL2 trunk wiring, respectively.
- the TFT (T1) When the control signal supplied to the VCTRL1 trunk line becomes High, the TFT (T1) is turned on, and the voltage V1 supplied to the VCS1 trunk line is supplied to the auxiliary capacitance line CSn.
- voltages VCSn and VCSn + 1 corresponding to the waveforms of the control signals supplied to the VCTRL1 trunk wiring and the VCTRL2 trunk wiring are supplied to the auxiliary capacitance wirings CSn, CSn + 1. It will be.
- FIG. 8 shows the waveform of the voltage supplied to each auxiliary capacitance line and the voltage of each sub-pixel electrode on the basis of the voltage waveform of the scanning line Gn in the liquid crystal display device according to still another embodiment of the present invention.
- VSm indicates a waveform of a display signal voltage supplied to the signal line Sm
- VGn, VGn + 1, and VGn + 2 indicate voltage waveforms supplied to the scanning line Gn, the scanning line Gn + 1, and the scanning line Gn + 2, respectively.
- the time at the center of the flat portion of the above-mentioned VCSn voltage V2 coincides with the time at which VGn changes from VgH to VgL, while the above-mentioned voltage of VCSn + 1
- the time at the center of the flat portion of V1 coincides with the time when VGn changes from VgH to VgL.
- the time at the center of the flat portion of the voltage V1 of VCSn + 1 coincides with the time at which VGn + 1 changes from VgH to VgL, while the time at the center of the flat portion of the voltage V2 of VCSn + 2 and VGn + 1 Coincides with the time when VgH changes from VgH to VgL.
- the voltage of the sub-picture element electrode in the sub-picture element PA (m, n + 1) shown in FIG. 8 becomes the voltage waveform shown in VPA (m, n + 1), while the sub picture in the sub-picture element PB (m, n + 1).
- the voltage of the elementary electrode has a voltage waveform indicated by VPB (m, n + 1). Therefore, the sub-picture element PA (m, n + 1) is a dark picture element, and the sub-picture element PB (m, n + 1) is a bright picture element.
- the voltage of the sub picture element electrode in the sub picture element PA (m, n + 2) shown in FIG. 8 becomes the voltage waveform shown in VPA (m, n + 2), while it is shown in FIG.
- the voltage of the sub picture element electrode in the sub picture element PB (m, n + 2) which is not present becomes a voltage waveform shown in VPB (m, n + 2). Therefore, the sub-picture element PA (m, n + 2) is a dark picture element, and the sub-picture element PB (m, n + 2) is a bright picture element.
- the liquid crystal display device of the present embodiment is driven by 1H dot inversion, the bright picture elements and the dark picture elements are alternately repeated in the sub picture elements adjacent in the column direction. Yes.
- the liquid crystal display device 1 is driven by 1H dot inversion, and High / Low is repeated every 0.5 horizontal scanning period (0.5H) on the VCTRL1 trunk line and the VCTRL2 trunk line.
- the control signal is supplied, the present invention is not limited to the 1H dot inversion drive.
- the line inversion drive (1H line inversion drive, 2H line inversion drive... NH line inversion drive) is performed. May be.
- the present embodiment is different from the first embodiment in that the TFT provided in the storage capacitor line driving circuit 5 has a configuration (complementary semiconductor element) in which a P-channel TFT and an N-channel TFT are combined.
- Other configurations are the same as those described in the first embodiment.
- members having the same functions as those shown in the drawings of the first embodiment are given the same reference numerals, and descriptions thereof are omitted.
- FIG. 9 is a diagram schematically showing a part of an equivalent circuit of the display region R1 and the auxiliary capacitance line driving circuit 5b provided in the liquid crystal display device of the present embodiment.
- the TFTs (T1, T2, T3, T4) provided in the storage capacitor line driving circuit 5b, the TFTs (T1, T3) are formed of N-channel TFTs, T2 and T4) are formed of P-channel TFTs.
- TFTs (T1 and T3) are N-channel TFTs and TFTs (T2 and T4) are P-channel TFTs, but TFTs (T1 and T3) are P-channel TFTs. It is good also as a structure which formed TFT (T2 * T4) with the N channel TFT.
- the TFT (T1, T2, T3, T4) provided in the storage capacitor line driving circuit 5b the TFT (T1, T3) is an N-channel TFT, and the TFT (T2 Since T4) is formed of a P-channel TFT, when the control signal VCTRL supplied to the VCTRL trunk wiring is High, the TFT (T1) is turned on and the TFT (T2) is turned off. The voltage V1 supplied to the VCS1 trunk wiring is supplied.
- the TFT (T1) is turned off and the TFT (T2) is turned on, and the auxiliary capacitor line CSn is supplied with the voltage V2 supplied to the VCS2 main line. It has come to be.
- the VCTRL trunk wiring is supplied with a control signal VCTRL that repeats High / Low every horizontal scanning period (1H).
- the auxiliary capacity drive signal is supplied to each auxiliary capacity line CSn, CSn + 1, CSn + 2, CSn + 3, CSn + 4, CSn + 5. Can do.
- the number of trunk lines provided in the storage capacitor line driving circuit 5b can be reduced, so that the frame area that is a non-display area of the liquid crystal display device 1 can be further narrowed.
- control signal VCTRL supplied to one VCTRL trunk line is used.
- the present invention is not limited to this, and the two VCTRL trunk lines have the same vibration period.
- One of the two control signals is supplied to the N-channel TFT provided in the complementary semiconductor element, and the N-channel TFT provided in the complementary semiconductor element has the 2 The other of the control signals is supplied.
- the N-channel TFT of the complementary semiconductor element when the control signal supplied to the N-channel TFT of the complementary semiconductor element rises, the N-channel TFT of the complementary semiconductor element is connected to the N-channel TFT.
- the VCS1 trunk wiring and the auxiliary capacitance wirings CSn, CSn + 1, When the control signal supplied to the P-channel TFT of the complementary semiconductor element falls, the VCS1 trunk wiring and the auxiliary capacitance wirings CSn, CSn + 1,.
- the VCS2 trunk wiring connected to the P-channel TFT and the auxiliary capacitance wirings CSn, CSn + 1,... Are electrically connected by the P-channel TFT of the complementary semiconductor element. it can.
- a fourth embodiment of the present invention will be described based on FIG. 10 and FIG.
- the present embodiment is different from the first embodiment in that the auxiliary capacitance wiring drive circuit 5c has a pre-emphasis function, so-called overshoot function (overshoot drive can be performed).
- the configuration is as described in the first embodiment.
- members having the same functions as those shown in the drawings of the first embodiment are given the same reference numerals, and descriptions thereof are omitted.
- FIG. 10 is a diagram schematically showing a part of an equivalent circuit of the display region R1 and the auxiliary capacitance line driving circuit 5c provided in the liquid crystal display device of the present embodiment.
- One end is connected to the gate electrode of the TFT (T1), the other end is connected to the storage capacitor line CSn, one end is connected to the gate electrode of the TFT (T4), and the other end is connected to the storage capacitor line CSn.
- a capacitor 10 connected to CSn + 1 is provided.
- the TFT groups (T1, T2, T3, T4) provided in the storage capacitor line driving circuit 5c are all formed of N-channel TFTs.
- the TFT (T1) When the control signal VCTRL1 becomes High, the TFT (T1) is turned on, and the auxiliary capacitor wirings CSn, CSn + 2, CSn + 4... Are supplied with the voltage V1 supplied to the VCS1 trunk wiring, and the gate electrode of the TFT (T1).
- a high level voltage of VCTRL1 is supplied to one end of the capacitor 9 connected to the capacitor 9, but the other end of the capacitor 9 connected to the auxiliary capacitor wirings CSn, CSn + 2, CSn + 4,.
- a voltage V1 lower than the high level voltage of VCTRL1 is supplied.
- the pushed-up voltage (High level voltage of VCTRL1) is supplied to the auxiliary capacitance lines CSn, CSn + 2, CSn + 4,... Having high resistance.
- the auxiliary capacitor lines CSn, CSn + 2, CSn + 4,... are supplied with the voltage V2 supplied to the VCS2 trunk line, and at one end of the capacitor 9 connected to the gate electrode of the TFT (T1), A low level voltage of VCTRL1 is supplied, but a voltage V2 higher than the low level voltage of VCTRL1 is supplied to the other end of the capacitor 9 connected to the auxiliary capacitance lines CSn, CSn + 2, CSn + 4.
- the pushed-down voltage (the low level voltage of VCTRL1) is supplied to the auxiliary capacitance lines CSn, CSn + 2, CSn + 4,.
- the TFT (T4) When the control signal VCTRL2 becomes High, the TFT (T4) is turned on, and the auxiliary capacitor wirings CSn + 1, CSn + 3, CSn + 5... Are supplied with the voltage V1 supplied to the VCS1 trunk wiring, and the gate electrode of the TFT (T4).
- a high level voltage of VCTRL2 is supplied to one end of the capacitor 10 connected to the capacitor 10, but the other end of the capacitor 10 connected to the auxiliary capacitor wirings CSn + 1, CSn + 3, CSn + 5,.
- a voltage V1 lower than the high level voltage of VCTRL2 is supplied.
- the pushed-up voltage (high level voltage of VCTRL2) is supplied to the auxiliary capacitance lines CSn + 1, CSn + 3, CSn + 5,... Having high resistance.
- the auxiliary capacitor lines CSn + 1, CSn + 3, CSn + 5,... are supplied with the voltage V2 supplied to the VCS2 trunk line, and at one end of the capacitor 10 connected to the gate electrode of the TFT (T4), A low level voltage of VCTRL2 is supplied, but a voltage V2 higher than the low level voltage of VCTRL2 is supplied to the other end of the capacitor 10 connected to the auxiliary capacitance lines CSn + 1 ⁇ CSn + 3 ⁇ CSn + 5.
- the pushed-down voltage (the low level voltage of VCTRL2) is supplied to the auxiliary capacitance lines CSn + 1, CSn + 3, CSn + 5,... Having high resistance.
- the effect of pushing up and pushing down can be given to the auxiliary capacitance lines CSn, CSn + 1, CSn + 2,..., And the signal dullness due to the signal delay at the rising and falling of the signal can be improved. it can.
- FIG. 11 shows an auxiliary capacity driving signal generated by the auxiliary capacity wiring driving circuit 5c having the pre-emphasis function and an auxiliary capacity driving signal generated by the auxiliary capacity wiring driving circuit 5 not having the pre-emphasis function.
- a solid line indicates an auxiliary capacitance driving signal generated by the auxiliary capacitance wiring drive circuit 5 c having the pre-emphasis function
- a broken line indicates an auxiliary capacitance generated by the auxiliary capacitance wiring drive circuit 5 not having the pre-emphasis function.
- a capacitive drive signal is shown.
- the auxiliary capacitance driving signal generated by the auxiliary capacitance wiring drive circuit 5c having the pre-emphasis function is the auxiliary capacitance driving signal generated by the auxiliary capacitance wiring drive circuit 5 not having the pre-emphasis function. Compared with, signal dullness at the rising edge due to signal delay is improved.
- the auxiliary capacitance wiring drive circuit 5c is provided with a pre-emphasis function, so-called overshoot function, so that the auxiliary capacitance wiring CSn • provided for each sub picture element can be provided without adding an input signal from the outside.
- the time required for charging the auxiliary capacitors connected to CSn + 1... Can be shortened, and driving of a plurality of sub-picture elements can be realized quickly.
- Capacitors 9 and 10 are provided between the respective gate electrodes of the TFTs (T1 and T4) and the auxiliary capacitance lines CSn, CSn + 1,... You can also
- the TFT (T2) whose source electrode is electrically connected to the VCS2 trunk line Capacitances 9 and 10 may be provided between the gate electrodes of T3) and the auxiliary capacitance lines CSn, CSn + 1,.
- the auxiliary capacitance wiring drive circuit 5c provided with the N-channel TFT has been described as an example.
- the present invention is not limited to this, and the P-channel TFT, the P-channel TFT, and the N The above effect can also be obtained in a configuration in which a channel TFT is combined.
- the VCS1 main line is connected to each auxiliary capacity line CSn, CSn + 1,... Via the first P channel TFT, and the VCS2 main line is connected to the second P line TFT. It is connected to each auxiliary capacitance line CSn, CSn + 1... Via channel TFT.
- the first P-channel TFT has the same vibration period and is out of phase so as not to fall at the same time. For example, one of the two control signals is supplied, and the second P-channel TFT is supplied. The other control signal of the two control signals is supplied.
- the first P-channel TFT when the control signal supplied to the first P-channel TFT falls, the first P-channel TFT causes the VCS1 trunk line and each auxiliary capacitance line CSn / CSn + 1 to Are electrically connected to each other, and when the control signal supplied to the second P-channel TFT falls, the second P-channel TFT causes the VCS2 trunk line and each auxiliary The capacitor lines CSn, CSn + 1,... Are electrically connected.
- the voltage when the control signal rises is set higher than any voltage supplied to the VCS1 trunk line and the VCS2 trunk line, and the voltage when the control signal falls is the VCS1.
- the voltage is set lower than any voltage supplied to the main wiring and the VCS2 main wiring.
- the control signal wiring for supplying the control signal to the second P-channel TFT is connected via a capacitor.
- the control signal wiring for supplying the control signal to the first P-channel TFT is connected to the auxiliary capacitance wiring CSn, CSn + 1,... Connected to the first P-channel TFT through a capacitor. Is done.
- the capacitor is a TFT that supplies a lower voltage to the storage capacitor lines CSn, CSn + 1... When the control signal is Low. If provided on the side, the above-described effects can be obtained.
- the VCS1 trunk wiring is connected to the auxiliary capacitance wirings CSn, CSn + 1,... Via the N-channel TFTs of the complementary semiconductor elements.
- the VCS2 trunk wiring is connected to each of the auxiliary capacitance wirings CSn, CSn + 1,... Via the P-channel TFT of the complementary semiconductor element.
- the N-channel TFT provided in the complementary semiconductor element has the same oscillation period, and two controls that are out of phase so that one rising period and the other falling period do not overlap.
- One of the signals is supplied, and the other of the two control signals is supplied to the P-channel TFT provided in the complementary semiconductor element.
- the N-channel TFT of the complementary semiconductor element when the control signal supplied to the N-channel TFT of the complementary semiconductor element rises, the N-channel TFT of the complementary semiconductor element is connected to the N-channel TFT.
- the VCS2 trunk line connected to the P-channel TFT and the auxiliary capacitor lines CSn, CSn + 1,... Are electrically connected to each other by the P-channel TFT of the complementary semiconductor element. .
- the voltage when the control signal rises is set higher than any voltage supplied to the VCS1 trunk line and the VCS2 trunk line, and the voltage when the control signal falls is the VCS1.
- the voltage is set lower than any voltage supplied to the main wiring and the VCS2 main wiring.
- the voltage supplied to the VCS1 main wiring is set higher than the voltage supplied to the VCS2 main wiring, and the control signal is supplied to any one of the semiconductor elements included in the complementary semiconductor element.
- the control signal line is connected to the auxiliary capacity lines CSn, CSn + 1,... Connected to the one semiconductor element provided in the complementary semiconductor element via a capacitor.
- the capacitance is on the TFT side that supplies a high voltage to the auxiliary capacitance wirings CSn, CSn + 1...
- the control signal is High.
- the control signal is low, the above-described effects can be obtained if the control signal is provided on either side of the TFT that supplies a low voltage to the auxiliary capacitance lines CSn, CSn + 1.
- amorphous silicon layer (a-Si layer) which is an amorphous semiconductor layer
- Vth change in threshold value
- the coefficient of the deterioration has a different absolute value between the positive voltage stress and the negative voltage stress having opposite polarities, and the positive voltage stress is deteriorated (threshold value Vth). Is known to increase.
- the duty ratio is less than 1/2 so that the + voltage stress time can be reduced with respect to the ⁇ voltage stress time and the characteristic deterioration of the TFT provided in the storage capacitor wiring drive circuit can be suppressed.
- the control signal (clock signal) is supplied to the storage capacitor wiring drive circuit.
- the duty ratio is a ratio of (area of the rising area) / (area of the rising area + area of the falling area) in one cycle of the control signal.
- FIG. 12 shows a waveform of a control signal (clock signal) supplied to the VCTRL1 trunk line and the VCTRL2 trunk line with reference to the gate clock, and the auxiliary capacitance lines CSn, CSn + 1,. It is a figure which shows the waveform of the voltage supplied to.
- GATE indicates a reference gate clock
- the control signals VCTRL1 and VCTRL2 supplied to the VCTRL1 trunk wiring and the VCTRL2 trunk wiring do not become High at the same time, and their duty is 1 /. 3, the period is set to be the same.
- control signals VCTRL1 and VCTRL2 are set so as to be shifted from each other by a half cycle.
- the cycle of the control signals VCTRL1 and VCTRL2 is the same even if the duty ratio of the control signals VCTRL1 and VCTRL2 is changed to 1/3, the auxiliary capacitor drive signals VCSn, VCSn + 1,.
- the duty ratio can be maintained at 1 ⁇ 2.
- FIG. 13 shows waveforms of control signals (clock signals) supplied to the VCTRL1 trunk line, the VCTRL2 trunk line, the VCTRL3 trunk line, and the VCTRL4 trunk line with reference to the gate clock in the liquid crystal display device of this embodiment. It is a figure which shows the waveform of the voltage supplied to auxiliary capacitance wiring CSn * CSn + 1 ....
- GATE indicates a reference gate clock
- the control signals VCTRL1, VCTRL2, VCTRL3, and VCTRL4 supplied to the VCTRL1 trunk wiring, the VCTRL2 trunk wiring, the VCTRL3 trunk wiring, and the VCTRL4 trunk wiring become High at the same time.
- the duty is set to 1/4 and the period is set to be the same.
- control signals VCTRL1, VCTRL2, VCTRL3, and VCTRL4 are set to be shifted from each other by a quarter cycle.
- the auxiliary capacitance drive signals VCSn, VCSn + 2,... Supplied to the auxiliary capacitance lines CSn, CSn + 2, CSn + 4... are supplied with the control signals VCTRL1.multidot.VCTRL1.
- the deterioration of the TFT provided in the auxiliary capacitor wiring drive circuit of the liquid crystal display device is suppressed by reducing the control signal ON time within a range where the auxiliary capacitor wiring is sufficiently charged. can do.
- the switching element is an N-type semiconductor element
- the first voltage main line is connected to each auxiliary capacitance line via the first N-type semiconductor element.
- the second voltage main line is connected to each auxiliary capacitance line via a second N-type semiconductor element, and the first N-type semiconductor element has the same vibration period. Any one of at least two control signals whose phases are shifted so as not to rise simultaneously is supplied, and the second N-type semiconductor element has the first N-type in the at least two control signals.
- the first N-type semiconductor element When a control signal other than the control signal supplied to the semiconductor element is supplied and the control signal supplied to the first N-type semiconductor element rises, the first N-type semiconductor element The first voltage trunk Are electrically connected to each other and the control signal supplied to the second N-type semiconductor element rises, the second N-type semiconductor element causes the second N-type semiconductor element to It is preferable that the voltage main wiring and each auxiliary capacitance wiring are electrically connected.
- the switching element is a P-type semiconductor element
- the first voltage main line is connected to each auxiliary capacitance line via the first P-type semiconductor element.
- the second voltage main line is connected to each auxiliary capacitance line via a second P-type semiconductor element, and the first P-type semiconductor element has the same vibration cycle. Any one of at least two control signals whose phases are shifted so as not to fall at the same time is supplied, and the second P-type semiconductor element has the first P in the at least two control signals.
- the first P type semiconductor element By the above first voltage main distribution Are electrically connected to each other and the control signal supplied to the second P-type semiconductor element falls, the second P-type semiconductor element causes the second P-type semiconductor element to It is preferable that the second voltage main wiring and each auxiliary capacitance wiring are electrically connected.
- the first voltage main wiring and the second voltage main that supply two different voltages by using either an N-type semiconductor element or a P-type semiconductor element as the switching element. Since the wiring and the control signal wiring for supplying at least two control signals may be provided, the number of wirings to be provided can be greatly reduced as compared with the conventional configuration.
- the multi-pixel drive type liquid crystal display device it is possible to realize a narrowing of the frame area which is a non-display area and the external circuit board.
- the switching element is a complementary semiconductor element in which a P-type semiconductor element and an N-type semiconductor element are combined, and the first voltage main wiring is the complementary semiconductor element.
- the auxiliary voltage wiring is connected to each of the auxiliary capacitor wirings through one of the semiconductor elements provided in the element, and the second voltage main wiring is connected through the other semiconductor element provided in the complementary semiconductor element.
- the complementary type It is preferable that the other voltage main wiring connected to the P-type semiconductor element and each auxiliary capacitance wiring are electrically connected to each other by the P-type semiconductor element of the semiconductor element.
- the switching element is a complementary semiconductor element in which a P-type semiconductor element and an N-type semiconductor element are combined, and the first voltage main wiring is the complementary semiconductor element.
- the auxiliary voltage wiring is connected to each of the auxiliary capacitor wirings through one of the semiconductor elements provided in the element, and the second voltage main wiring is connected through the other semiconductor element provided in the complementary semiconductor element.
- the N-type semiconductor elements connected to the auxiliary capacitance lines and provided in the complementary semiconductor element have the same vibration period, and one rising period and the other falling period overlap.
- One of the two control signals that are out of phase is supplied so that the other is out of phase, and the other of the two control signals is supplied to the P-type semiconductor element provided in the complementary semiconductor element.
- the N-type semiconductor element of the complementary semiconductor element is connected to the N-type semiconductor element.
- the complementary it is preferable that the other voltage main wiring connected to the P-type semiconductor element and each auxiliary capacitance wiring are electrically connected to each other by the P-type semiconductor element of the type semiconductor element.
- the switching element by using a complementary semiconductor element in which a P-type semiconductor element and an N-type semiconductor element are combined as the switching element, the first voltage main wiring that supplies two different voltages and Since the second voltage main wiring and the control signal wiring for supplying one or two control signals may be provided, the number of wirings provided can be greatly reduced as compared with the conventional configuration.
- the multi-pixel drive type liquid crystal display device it is possible to further reduce the frame area as a non-display area and the external circuit board.
- the voltage when the control signal rises is set higher than any voltage supplied to the first voltage main wiring and the second voltage main wiring, and the control The voltage when the signal falls is set lower than any voltage supplied to the first voltage main line and the second voltage main line, and is supplied to the first voltage main line.
- the control signal wiring for supplying the control signal to the first N-type semiconductor element is connected to the first voltage via the capacitor.
- the control signal is connected to the second N-type semiconductor element.
- Control signal lines for supplying it is preferable that via the capacitor is connected to the auxiliary capacitor line which is connected to the second N-type semiconductor element.
- the voltage when the control signal rises is set higher than any voltage supplied to the first voltage main wiring and the second voltage main wiring, and the control The voltage when the signal falls is set lower than any voltage supplied to the first voltage main line and the second voltage main line, and is supplied to the first voltage main line.
- the control signal wiring for supplying the control signal to the second P-type semiconductor element is connected to the second voltage main wiring via the capacitor. Connected to the auxiliary capacitance line connected to the second P-type semiconductor element, and the voltage supplied to the second voltage main line is higher than the voltage supplied to the first voltage main line In the case, the control signal is connected to the first P-type semiconductor element.
- Control signal lines for supplying it is preferable that via the capacitor is connected to the auxiliary capacitor lines are connected to the first P-type semiconductor element.
- the voltage when the control signal set higher than any voltage supplied to the first voltage main wiring and the second voltage main wiring rises, or the first The voltage when the control signal, which is set lower than any of the voltages supplied to the second voltage main wiring and the second voltage main wiring, falls is supplied to the auxiliary capacitance wiring. ing.
- the auxiliary capacitance wiring drive circuit has a pre-emphasis function, so-called overshoot function, so that the auxiliary capacitance element connected to the auxiliary capacitance wiring can be charged without adding an external input signal. Time can be shortened, and driving of a plurality of sub-picture elements can be realized quickly.
- the first voltage main line is connected to each auxiliary capacity line via an N-type semiconductor element of the complementary semiconductor element, and the second voltage main line is provided. Is connected to each auxiliary capacitance line through a P-type semiconductor element of the complementary semiconductor element, and the voltage when the control signal rises is the same as the first voltage main line and the second voltage line.
- the voltage when the control signal falls is set higher than any voltage supplied to the first voltage main line and the second voltage main line.
- the voltage supplied to the first voltage main wiring is set lower than any voltage, and the voltage supplied to the second voltage main wiring is set higher than the voltage supplied to the second voltage main wiring.
- the control signal is sent to any one of the semiconductor elements Control signal lines for supplying, it is preferably connected to the auxiliary capacitor lines are connected to said complementary semiconductor device said one semiconductor element provided on via the capacitor.
- the first voltage main wiring and the first voltage The voltage when the control signal set higher than any voltage supplied to the second voltage main line rises, or is supplied to the first voltage main line and the second voltage main line. A voltage when the control signal set lower than any of the voltages falls is supplied to the auxiliary capacitance wiring.
- control signal is preferably used as a control signal for the scanning line driving circuit.
- the number of wirings provided compared to the conventional configuration can be reduced. Can be reduced.
- the multi-pixel drive type liquid crystal display device it is possible to further reduce the frame area as a non-display area and the external circuit board.
- liquid crystal display device of the present invention it is preferable to use a clock signal as the control signal.
- the auxiliary capacitance line driving circuit and the active element provided in each of the sub picture elements are formed monolithically.
- the liquid crystal display device can be manufactured at a relatively low cost.
- the scanning line driving circuit is formed monolithically with the storage capacitor line driving circuit and the active element in the peripheral region of the display area of the liquid crystal display panel.
- the liquid crystal display device can be manufactured at a relatively low cost. it can.
- control signal has a duty ratio of less than 1/2.
- amorphous semiconductor layer such as an amorphous silicon layer (a-Si layer)
- Vth change in threshold value
- the coefficient of the deterioration has a different absolute value between the positive voltage stress and the negative voltage stress having opposite polarities, and the positive voltage stress is deteriorated (threshold value Vth). Is known to increase.
- the duty ratio is less than 1/2 so that the + voltage stress time can be reduced with respect to the ⁇ voltage stress time, and the characteristic deterioration of the TFT provided in the storage capacitor line driving circuit can be suppressed.
- the signal is supplied to the auxiliary capacitor wiring drive circuit.
- the duty ratio is a ratio of (area of the rising area) / (area of the rising area + area of the falling area) in one cycle of the control signal.
- the first voltage main wiring and the second voltage main wiring are formed so as to overlap in plan view with an insulating layer interposed therebetween.
- the first voltage main wiring and the second voltage main wiring are formed so as to overlap with each other in plan view through the insulating layer. Shake can be suppressed.
- the proportion of the formation area of the first voltage main wiring and the second voltage main wiring can be further reduced, it is possible to realize further narrowing of the frame area which is a non-display area. it can.
- one auxiliary capacitance wiring formed between the two adjacent sub-pixels includes It is preferable that the auxiliary capacitance elements provided in each of the sub picture elements are electrically connected to each other.
- liquid crystal display device of the present invention it is preferable that two different voltages supplied to the first voltage main wiring and the second voltage main wiring and the control signal are supplied from an external circuit board.
- the input signal from the external circuit board can be reduced as compared with the conventional configuration, the size and component cost of the external circuit board can be reduced, and the liquid crystal display device with reduced manufacturing cost can be obtained. It becomes possible to provide.
- the present invention can be applied to a liquid crystal display device.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Nonlinear Science (AREA)
- Optics & Photonics (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Liquid Crystal (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
Abstract
Description
また、端子群C1に設けられた端子「CSVtypeA1R」~「CSVtypeA4R」は、端子群C2に設けられた端子「CSVtypeA1L」~「CSVtypeA4L」に接続されている。
したがって、補助容量幹ライン150の配線の線幅が細い場合であっても、波形鈍りなどによる輝度ムラの発生を抑制することができる。
以下、図面を参照しながら本発明の一実施の形態の液晶表示装置1について説明する。
次に、図6~図8に基づいて、本発明の第2の実施形態について説明する。本実施の形態は、液晶表示装置の開口率を向上させるため、実施の形態1の液晶表示装置における隣り合う補助容量配線を共用化している点において実施の形態1とは異なっており、その他の構成については実施の形態1において説明したとおりである。説明の便宜上、上記の実施の形態1の図面に示した部材と同じ機能を有する部材については、同じ符号を付し、その説明を省略する。
次に、図9に基づいて、本発明の第3の実施形態について説明する。本実施の形態は、補助容量配線駆動回路5に備えられたTFTが、PチャネルTFTとNチャネルTFTとを組み合わせた構成(相補型の半導体素子)である点において実施の形態1とは異なっており、その他の構成については実施の形態1において説明したとおりである。説明の便宜上、上記の実施の形態1の図面に示した部材と同じ機能を有する部材については、同じ符号を付し、その説明を省略する。
次に、図10および図11に基づいて、本発明の第4の実施形態について説明する。本実施の形態は、補助容量配線駆動回路5cにプリエンファシス機能、いわゆる、オーバーシュート機能(オーバーシュート駆動を行うことができる)が備えられている点において実施の形態1とは異なっており、その他の構成については実施の形態1において説明したとおりである。説明の便宜上、上記の実施の形態1の図面に示した部材と同じ機能を有する部材については、同じ符号を付し、その説明を省略する。
次に、図12および図13に基づいて、本発明の第5の実施形態について説明する。本実施の形態は、補助容量配線駆動回路に供給する制御信号(クロック信号)のデューティ比が、実施の形態1で用いられた制御信号(クロック信号)のデューティ比とは異なっており、その他の構成については実施の形態1において説明したとおりである。説明の便宜上、上記の実施の形態1の図面に示した部材と同じ機能を有する部材については、同じ符号を付し、その説明を省略する。
2 液晶表示パネル
3 信号線駆動回路
4 走査線駆動回路
5、5a、5b、5c 補助容量配線駆動回路
6 コントロール基板(外部回路基板)
8 TFT(アクティブ素子)
R1 表示領域
CSn 補助容量配線
P 絵素
PA、PB 副絵素
VCS1・2 幹配線(第1の電圧幹配線・第2の電圧幹配線)
VCTRL1・2・3・4 幹配線(制御信号配線)
T1、T2、T3、T4 TFT(スイッチング素子・半導体素子)
Claims (16)
- 一つの絵素が分割された複数の副絵素と各上記副絵素に備えられたアクティブ素子とを備えた表示領域を含む液晶表示パネルと、
走査信号を上記表示領域に備えられた走査線に供給する走査線駆動回路と、
データ信号を上記表示領域に備えられた信号線に供給する信号線駆動回路とを備え、
各上記副絵素は、それぞれ異なる補助容量配線に接続された補助容量素子を有しており、
各上記補助容量配線に供給される補助容量駆動信号に基づいて、上記補助容量素子を駆動させることにより、各上記副絵素をそれぞれ異なる輝度で表示する液晶表示装置であって、
上記補助容量駆動信号を生成する補助容量配線駆動回路は、二つの異なる電圧を供給する第1の電圧幹配線および第2の電圧幹配線と、少なくとも1つの制御信号を供給する制御信号配線と、上記制御信号に基づいて、上記補助容量配線駆動回路に供給される上記二つの異なる電圧を一定周期で交互に上記補助容量配線に供給する複数のスイッチング素子とを備え、上記液晶表示パネルにおける上記表示領域の周辺領域に設けられていることを特徴とする液晶表示装置。 - 上記スイッチング素子はN型の半導体素子であり、
上記第1の電圧幹配線は、第1のN型の半導体素子を介して各上記補助容量配線に接続されており、
上記第2の電圧幹配線は、第2のN型の半導体素子を介して各上記補助容量配線に接続されており、
上記第1のN型の半導体素子には、振動周期が同一であり、同時に立ち上がらないように位相がずれている少なくとも2つの制御信号中、何れかが供給され、
上記第2のN型の半導体素子には、上記少なくとも2つの制御信号中、上記第1のN型の半導体素子に供給される制御信号以外の制御信号が供給され、
上記第1のN型の半導体素子に供給される上記制御信号が立ち上がっている時には、上記第1のN型の半導体素子によって、上記第1の電圧幹配線と各上記補助容量配線とが電気的に導通され、
上記第2のN型の半導体素子に供給される上記制御信号が立ち上がっている時には、上記第2のN型の半導体素子によって、上記第2の電圧幹配線と各上記補助容量配線とが電気的に導通されることを特徴とする請求項1に記載の液晶表示装置。 - 上記スイッチング素子はP型の半導体素子であり、
上記第1の電圧幹配線は、第1のP型の半導体素子を介して各上記補助容量配線に接続されており、
上記第2の電圧幹配線は、第2のP型の半導体素子を介して各上記補助容量配線に接続されており、
上記第1のP型の半導体素子には、振動周期が同一であり、同時に立ち下がらないように位相がずれている少なくとも2つの制御信号中、何れかが供給され、
上記第2のP型の半導体素子には、上記少なくとも2つの制御信号中、上記第1のP型の半導体素子に供給される制御信号以外の制御信号が供給され、
上記第1のP型の半導体素子に供給される上記制御信号が立ち下がっている時には、上記第1のP型の半導体素子によって、上記第1の電圧幹配線と各上記補助容量配線とが電気的に導通され、
上記第2のP型の半導体素子に供給される上記制御信号が立ち下がっている時には、上記第2のP型の半導体素子によって、上記第2の電圧幹配線と各上記補助容量配線とが電気的に導通されることを特徴とする請求項1に記載の液晶表示装置。 - 上記スイッチング素子は、P型の半導体素子とN型の半導体素子とを組み合わせた相補型の半導体素子であり、
上記第1の電圧幹配線は、上記相補型の半導体素子に備えられた何れか一方の半導体素子を介して各上記補助容量配線に接続されており、
上記第2の電圧幹配線は、上記相補型の半導体素子に備えられた他方の半導体素子を介して各上記補助容量配線に接続されており、
上記相補型の半導体素子のN型の半導体素子とP型の半導体素子とには、一定周期で振動する1つの制御信号が供給され、
上記相補型の半導体素子のN型の半導体素子に供給される上記制御信号が立ち上がっている時には、上記相補型の半導体素子のN型の半導体素子によって、上記N型の半導体素子と接続されている上記何れか一方の電圧幹配線と各上記補助容量配線とは電気的に導通され、
上記相補型の半導体素子のP型の半導体素子に供給される上記制御信号が立ち下がっている時には、上記相補型の半導体素子のP型の半導体素子によって、上記P型の半導体素子と接続されている上記他方の電圧幹配線と各上記補助容量配線とは電気的に導通されることを特徴とする請求項1に記載の液晶表示装置。 - 上記スイッチング素子は、P型の半導体素子とN型の半導体素子とを組み合わせた相補型の半導体素子であり、
上記第1の電圧幹配線は、上記相補型の半導体素子に備えられた何れか一方の半導体素子を介して各上記補助容量配線に接続されており、
上記第2の電圧幹配線は、上記相補型の半導体素子に備えられた他方の半導体素子を介して各上記補助容量配線に接続されており、
上記相補型の半導体素子に備えられたN型の半導体素子には、振動周期が同一であり、一方の立ち上がり期間と他方の立ち下がり期間とが重ならないように、位相がずれている2つの制御信号中、何れか一方が供給され、
上記相補型の半導体素子に備えられたP型の半導体素子には、上記2つの制御信号中、他方が供給され、
上記相補型の半導体素子のN型の半導体素子に供給される上記制御信号が立ち上がっている時には、上記相補型の半導体素子のN型の半導体素子によって、上記N型の半導体素子と接続されている上記何れか一方の電圧幹配線と各上記補助容量配線とは電気的に導通され、
上記相補型の半導体素子のP型の半導体素子に供給される上記制御信号が立ち下がっている時には、上記相補型の半導体素子のP型の半導体素子によって、上記P型の半導体素子と接続されている上記他方の電圧幹配線と各上記補助容量配線とは電気的に導通されることを特徴とする請求項1に記載の液晶表示装置。 - 上記制御信号が立ち上がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも高く設定され、
上記制御信号が立ち下がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも低く設定されており、
上記第1の電圧幹配線に供給される電圧が、上記第2の電圧幹配線に供給される電圧より高く設定されている場合には、上記第1のN型の半導体素子に上記制御信号を供給する制御信号配線は、容量を介して上記第1のN型の半導体素子と接続されている上記補助容量配線に接続されており、
上記第2の電圧幹配線に供給される電圧が、上記第1の電圧幹配線に供給される電圧より高く設定されている場合には、上記第2のN型の半導体素子に上記制御信号を供給する制御信号配線は、容量を介して上記第2のN型の半導体素子と接続されている上記補助容量配線に接続されていることを特徴とする請求項2に記載の液晶表示装置。 - 上記制御信号が立ち上がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも高く設定され、
上記制御信号が立ち下がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも低く設定されており、
上記第1の電圧幹配線に供給される電圧が、上記第2の電圧幹配線に供給される電圧より高く設定されている場合には、上記第2のP型の半導体素子に上記制御信号を供給する制御信号配線は、容量を介して上記第2のP型の半導体素子と接続されている上記補助容量配線に接続されており、
上記第2の電圧幹配線に供給される電圧が、上記第1の電圧幹配線に供給される電圧より高く設定されている場合には、上記第1のP型の半導体素子に上記制御信号を供給する制御信号配線は、容量を介して上記第1のP型の半導体素子と接続されている上記補助容量配線に接続されていることを特徴とする請求項3に記載の液晶表示装置。 - 上記第1の電圧幹配線は、上記相補型の半導体素子のN型の半導体素子を介して各上記補助容量配線に接続されており、
上記第2の電圧幹配線は、上記相補型の半導体素子のP型の半導体素子を介して各上記補助容量配線に接続されており、
上記制御信号が立ち上がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも高く設定され、
上記制御信号が立ち下がった時の電圧は、上記第1の電圧幹配線と上記第2の電圧幹配線とに供給される何れの電圧よりも低く設定されており、
上記第1の電圧幹配線に供給される電圧は、上記第2の電圧幹配線に供給される電圧より高く設定され、
上記相補型の半導体素子に備えられた何れか一方の半導体素子に上記制御信号を供給する制御信号配線は、容量を介して上記相補型の半導体素子に備えられた上記一方の半導体素子と接続されている上記補助容量配線に接続されていることを特徴とする請求項5に記載の液晶表示装置。 - 上記制御信号を上記走査線駆動回路の制御信号として用いることを特徴とする請求項1から8の何れか1項に記載の液晶表示装置。
- 上記制御信号としてクロック信号を用いることを特徴とする請求項1から9の何れか1項に記載の液晶表示装置。
- 上記補助容量配線駆動回路と上記各副絵素に備えられたアクティブ素子とは、モノリシックに形成されていることを特徴とする請求項1から10の何れか1項に記載の液晶表示装置。
- 上記走査線駆動回路は、上記液晶表示パネルにおける上記表示領域の周辺領域に、上記補助容量配線駆動回路と上記アクティブ素子とモノリシックに形成されていることを特徴とする請求項1から11の何れか1項に記載の液晶表示装置。
- 上記制御信号は、デューティ比が1/2未満であることを特徴とする請求項1から12の何れか1項に記載の液晶表示装置。
- 上記第1の電圧幹配線と上記第2の電圧幹配線とは、絶縁層を介して、平面視において重なるように形成されていることを特徴とする請求項1から13の何れか1項に記載の液晶表示装置。
- 上記信号線が延びる方向である上記複数の副絵素の列方向において、
隣接する二つの上記副絵素間に形成された1本の上記補助容量配線には、各上記副絵素に備えられた上記補助容量素子がそれぞれ電気的に接続されていることを特徴とする請求項1から14の何れか1項に記載の液晶表示装置。 - 上記第1の電圧幹配線と上記第2の電圧幹配線に供給される二つの異なる電圧と、上記制御信号とは、外部回路基板から供給されることを特徴とする請求項1から15の何れか1項に記載の液晶表示装置。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/579,355 US8576156B2 (en) | 2010-02-25 | 2010-11-26 | Liquid crystal display device |
JP2012501643A JP5117633B2 (ja) | 2010-02-25 | 2010-11-26 | 液晶表示装置 |
CN201080064357.6A CN102763031B (zh) | 2010-02-25 | 2010-11-26 | 液晶显示装置 |
KR1020127024533A KR101257636B1 (ko) | 2010-02-25 | 2010-11-26 | 액정 표시 장치 |
EP20100846622 EP2541316A4 (en) | 2010-02-25 | 2010-11-26 | LIQUID CRYSTAL DISPLAY DEVICE |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010-040885 | 2010-02-25 | ||
JP2010040885 | 2010-02-25 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2011104959A1 true WO2011104959A1 (ja) | 2011-09-01 |
Family
ID=44506396
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2010/071164 WO2011104959A1 (ja) | 2010-02-25 | 2010-11-26 | 液晶表示装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US8576156B2 (ja) |
EP (1) | EP2541316A4 (ja) |
JP (1) | JP5117633B2 (ja) |
KR (1) | KR101257636B1 (ja) |
CN (1) | CN102763031B (ja) |
WO (1) | WO2011104959A1 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130187887A1 (en) * | 2012-01-23 | 2013-07-25 | Japan Display West Inc. | Display panel, driver circuit, driving method, and electronic apparatus |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104537989B (zh) * | 2014-12-19 | 2017-06-13 | 南京中电熊猫液晶显示科技有限公司 | 一种双向扫描的电荷分享型像素结构及其驱动方法 |
US11100844B2 (en) | 2018-04-25 | 2021-08-24 | Raxium, Inc. | Architecture for light emitting elements in a light field display |
US20190333444A1 (en) * | 2018-04-25 | 2019-10-31 | Raxium, Inc. | Architecture for light emitting elements in a light field display |
CN111856826A (zh) * | 2019-04-25 | 2020-10-30 | 堺显示器制品株式会社 | 液晶显示装置 |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07104246A (ja) * | 1993-09-30 | 1995-04-21 | Sony Corp | 液晶表示装置 |
JP2004021069A (ja) * | 2002-06-19 | 2004-01-22 | Sharp Corp | アクティブマトリクス基板および表示装置 |
JP2005128101A (ja) * | 2003-10-21 | 2005-05-19 | Toshiba Matsushita Display Technology Co Ltd | 液晶表示装置 |
JP2005189804A (ja) | 2003-12-05 | 2005-07-14 | Sharp Corp | 液晶表示装置 |
JP2006039130A (ja) | 2004-07-26 | 2006-02-09 | Sharp Corp | 液晶表示装置 |
WO2006070829A1 (ja) | 2004-12-28 | 2006-07-06 | Sharp Kabushiki Kaisha | 液晶表示装置およびその駆動方法 |
JP2007139980A (ja) * | 2005-11-16 | 2007-06-07 | Sharp Corp | 液晶表示装置、およびその駆動方法 |
JP2008292788A (ja) * | 2007-05-25 | 2008-12-04 | Epson Imaging Devices Corp | 液晶表示装置 |
JP2009075225A (ja) * | 2007-09-19 | 2009-04-09 | Epson Imaging Devices Corp | 液晶表示装置及びその駆動方法 |
WO2009066591A1 (ja) * | 2007-11-21 | 2009-05-28 | Sharp Kabushiki Kaisha | 表示装置及び走査線駆動装置 |
JP2009128533A (ja) | 2007-11-21 | 2009-06-11 | Sharp Corp | 表示装置 |
WO2009084280A1 (ja) * | 2007-12-28 | 2009-07-09 | Sharp Kabushiki Kaisha | 表示駆動回路、表示装置及び表示駆動方法 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3536006B2 (ja) * | 2000-03-15 | 2004-06-07 | シャープ株式会社 | アクティブマトリクス型表示装置およびその駆動方法 |
JP2002043906A (ja) * | 2000-07-24 | 2002-02-08 | Oki Electric Ind Co Ltd | 発振停止検出回路 |
WO2006098247A1 (ja) * | 2005-03-15 | 2006-09-21 | Sharp Kabushiki Kaisha | 表示装置、表示装置の調整方法、画像表示モニター、及びテレビジョン受像機 |
TWI335559B (en) * | 2006-01-13 | 2011-01-01 | Chimei Innolux Corp | Liquid crystal display |
JP5116359B2 (ja) * | 2007-05-17 | 2013-01-09 | 株式会社半導体エネルギー研究所 | 液晶表示装置 |
US20090073103A1 (en) | 2007-09-14 | 2009-03-19 | Epson Imaging Devices Corporation | Liquid crystal display device and driving method thereof |
CN101308271B (zh) * | 2008-06-30 | 2011-10-26 | 昆山龙腾光电有限公司 | 液晶面板、液晶显示装置及其驱动方法 |
-
2010
- 2010-11-26 KR KR1020127024533A patent/KR101257636B1/ko active IP Right Grant
- 2010-11-26 CN CN201080064357.6A patent/CN102763031B/zh not_active Expired - Fee Related
- 2010-11-26 US US13/579,355 patent/US8576156B2/en not_active Expired - Fee Related
- 2010-11-26 WO PCT/JP2010/071164 patent/WO2011104959A1/ja active Application Filing
- 2010-11-26 EP EP20100846622 patent/EP2541316A4/en not_active Withdrawn
- 2010-11-26 JP JP2012501643A patent/JP5117633B2/ja not_active Expired - Fee Related
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07104246A (ja) * | 1993-09-30 | 1995-04-21 | Sony Corp | 液晶表示装置 |
JP2004021069A (ja) * | 2002-06-19 | 2004-01-22 | Sharp Corp | アクティブマトリクス基板および表示装置 |
JP2005128101A (ja) * | 2003-10-21 | 2005-05-19 | Toshiba Matsushita Display Technology Co Ltd | 液晶表示装置 |
JP2005189804A (ja) | 2003-12-05 | 2005-07-14 | Sharp Corp | 液晶表示装置 |
JP2006039130A (ja) | 2004-07-26 | 2006-02-09 | Sharp Corp | 液晶表示装置 |
WO2006070829A1 (ja) | 2004-12-28 | 2006-07-06 | Sharp Kabushiki Kaisha | 液晶表示装置およびその駆動方法 |
JP2007139980A (ja) * | 2005-11-16 | 2007-06-07 | Sharp Corp | 液晶表示装置、およびその駆動方法 |
JP2008292788A (ja) * | 2007-05-25 | 2008-12-04 | Epson Imaging Devices Corp | 液晶表示装置 |
JP2009075225A (ja) * | 2007-09-19 | 2009-04-09 | Epson Imaging Devices Corp | 液晶表示装置及びその駆動方法 |
WO2009066591A1 (ja) * | 2007-11-21 | 2009-05-28 | Sharp Kabushiki Kaisha | 表示装置及び走査線駆動装置 |
JP2009128533A (ja) | 2007-11-21 | 2009-06-11 | Sharp Corp | 表示装置 |
WO2009084280A1 (ja) * | 2007-12-28 | 2009-07-09 | Sharp Kabushiki Kaisha | 表示駆動回路、表示装置及び表示駆動方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP2541316A4 |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130187887A1 (en) * | 2012-01-23 | 2013-07-25 | Japan Display West Inc. | Display panel, driver circuit, driving method, and electronic apparatus |
US9030431B2 (en) * | 2012-01-23 | 2015-05-12 | Japan Display Inc. | Display panel and apparatus with capacitive element in auxiliary driver |
US20150212645A1 (en) * | 2012-01-23 | 2015-07-30 | Japan Display Inc. | Display panel, driver circuit, driving method, and electronic apparatus |
US9430086B2 (en) * | 2012-01-23 | 2016-08-30 | Japan Display Inc. | Display panel, driver circuit, driving method, and electronic apparatus |
Also Published As
Publication number | Publication date |
---|---|
EP2541316A4 (en) | 2013-09-04 |
EP2541316A1 (en) | 2013-01-02 |
US8576156B2 (en) | 2013-11-05 |
CN102763031A (zh) | 2012-10-31 |
KR20130004300A (ko) | 2013-01-09 |
JP5117633B2 (ja) | 2013-01-16 |
US20130009934A1 (en) | 2013-01-10 |
KR101257636B1 (ko) | 2013-04-29 |
CN102763031B (zh) | 2014-03-05 |
JPWO2011104959A1 (ja) | 2013-06-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5259572B2 (ja) | 液晶表示装置 | |
JP4943505B2 (ja) | 液晶表示装置 | |
US8416231B2 (en) | Liquid crystal display | |
JP4886034B2 (ja) | 液晶表示装置 | |
US8619019B2 (en) | Display apparatus and method of driving the display apparatus | |
JP5426167B2 (ja) | 表示装置 | |
JP2007086791A (ja) | 液晶パネル、その駆動方法、及びそれを用いた液晶表示装置 | |
WO2015166920A1 (ja) | 表示装置 | |
JP5043847B2 (ja) | 液晶表示装置 | |
US20120007843A1 (en) | Tft substrate and liquid crystal display apparatus using the same | |
JP5117633B2 (ja) | 液晶表示装置 | |
JP2008158286A (ja) | 液晶表示装置 | |
JPWO2010038524A1 (ja) | 表示装置および表示装置の駆動方法ならびに表示駆動の制御方法 | |
US20130135360A1 (en) | Display device and driving method thereof | |
JP2008203627A (ja) | 液晶表示装置 | |
JP4275588B2 (ja) | 液晶表示装置 | |
JP2006171342A (ja) | 液晶表示装置 | |
WO2014192763A1 (ja) | 表示装置 | |
WO2011048872A1 (ja) | 液晶表示装置用回路、液晶表示装置用基板、及び、液晶表示装置 | |
JP4761735B2 (ja) | 液晶表示装置およびその駆動方法 | |
WO2011074291A1 (ja) | 画素回路、表示装置、および、表示装置の駆動方法 | |
JP2007139980A (ja) | 液晶表示装置、およびその駆動方法 | |
JP2008145886A (ja) | 液晶表示装置、およびその駆動方法、並びに駆動回路 | |
JP5250072B2 (ja) | 駆動装置及び表示装置 | |
WO2011013274A1 (ja) | 表示装置および表示装置の駆動方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201080064357.6 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10846622 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2012501643 Country of ref document: JP |
|
REEP | Request for entry into the european phase |
Ref document number: 2010846622 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2010846622 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 13579355 Country of ref document: US |
|
ENP | Entry into the national phase |
Ref document number: 20127024533 Country of ref document: KR Kind code of ref document: A |