WO2006065433A2 - Graphics processor with integrated wireless circuits - Google Patents

Graphics processor with integrated wireless circuits Download PDF

Info

Publication number
WO2006065433A2
WO2006065433A2 PCT/US2005/041695 US2005041695W WO2006065433A2 WO 2006065433 A2 WO2006065433 A2 WO 2006065433A2 US 2005041695 W US2005041695 W US 2005041695W WO 2006065433 A2 WO2006065433 A2 WO 2006065433A2
Authority
WO
WIPO (PCT)
Prior art keywords
graphics
integrated circuit
graphics information
information
receive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/US2005/041695
Other languages
English (en)
French (fr)
Other versions
WO2006065433A3 (en
Inventor
Pierre-Luc Cantin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nvidia Corp
Original Assignee
Nvidia Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nvidia Corp filed Critical Nvidia Corp
Priority to JP2007546678A priority Critical patent/JP2008530828A/ja
Priority to KR1020077016347A priority patent/KR100934319B1/ko
Publication of WO2006065433A2 publication Critical patent/WO2006065433A2/en
Publication of WO2006065433A3 publication Critical patent/WO2006065433A3/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/436Interfacing a local distribution network, e.g. communicating with another STB or one or more peripheral devices inside the home
    • H04N21/43615Interfacing a Home Network, e.g. for connecting the client to a plurality of peripherals
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/363Graphics controllers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/41Structure of client; Structure of client peripherals
    • H04N21/4104Peripherals receiving signals from specially adapted client devices
    • H04N21/4122Peripherals receiving signals from specially adapted client devices additional display device, e.g. video projector
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/41Structure of client; Structure of client peripherals
    • H04N21/426Internal components of the client ; Characteristics thereof
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/436Interfacing a local distribution network, e.g. communicating with another STB or one or more peripheral devices inside the home
    • H04N21/4363Adapting the video stream to a specific local network, e.g. a Bluetooth® network
    • H04N21/43637Adapting the video stream to a specific local network, e.g. a Bluetooth® network involving a wireless protocol, e.g. Bluetooth, RF or wireless LAN [IEEE 802.11]
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/16Use of wireless transmission of display information

Definitions

  • the present invention relates to integrated circuits including both graphics processing and wireless circuitry.
  • the digital media landscape is a scattered and fractured one.
  • the home office realm of computers, the Internet, and high-resolution LCD monitors is balkanized from that of the home entertainment territory including televisions, video recorders, and set-top boxes.
  • a computer and its DVD player and high-resolution LCD monitor may sit idle in a home office while television programs are viewed on a low-resolution CRT monitor in the living room.
  • embodiments of the present invention provide circuits, methods, and apparatus that are capable of processing graphics information and wirelessly transmitting this processed graphics information to a monitor, hi order to achieve a high bandwidth
  • one embodiment of the present invention provides a graphics processor integrated circuit that incorporates multiple RF transmitters such that processed graphics information can be transmitted using the cumulative bandwidth of multiple wireless channels.
  • these transmitters can use one or more RF standards or proprietary signaling schemes.
  • Embodiments of the present invention may incorporate one or more of these or the other features described herein.
  • An exemplary embodiment of the present invention provides an integrated circuit.
  • This integrated circuit includes a graphics processing circuit configured to receive graphics information, generate processed graphics information, and provide the processed graphics information in at least a first portion and a second portion, a first wireless transmitter coupled to the graphics processing circuit and configured to receive the first portion of the processed graphics information and transmit the first portion of the processed graphics information, and a second wireless transmitter coupled to the graphics processing circuit and configured to receive the second portion of the processed graphics information and transmit the second portion of the processed graphics information.
  • Another exemplary embodiment of the present invention provides a method of processing and transmitting graphics information.
  • This method includes receiving graphics information using a graphics processor on an integrated circuit, processing the graphics information using the graphics processor, dividing the processed graphics information into at least a first portion and a second portion, transmitting the first portion of the processed graphics information as a first RF signal, and transmitting the second portion of the processed graphics information as a second RF signal.
  • a further exemplary embodiment of the present invention provides a computer system.
  • This computer system provides a first integrated circuit including a graphics processing circuit configured to receive graphics information, generate processed graphics information, and provide the processed graphics information as at least a first portion and a second portion, a first wireless transmitter coupled to the graphics processing circuit and configured to receive the first portion of the processed graphics information and transmit the first portion of the processed graphics information as a first RF signal, and a second wireless transmitter coupled to the graphics processing circuit and configured to receive the second portion of the processed graphics information and transmit the second portion of the processed graphics information as a second RF signal.
  • This exemplary system further includes a second integrated circuit including a first wireless receiver configured to receive the first RF signal and provide the first portion of the processed graphics information, a second wireless receiver configured to receive the second RF signal and provide the second portion of the processed graphics information, and an output circuit configured to receive the first and second portions of the processed graphics information and provide a first output.
  • a still further embodiment of the present invention provides another integrated circuit.
  • This integrated circuit includes a graphics processing unit coupled to a graphics memory interface, a packet generator circuit coupled to the graphics memory interface, an encapsulator coupled to the packet generator, a demultiplexer coupled to the encapsulator, a first wireless transmitter coupled to the demultiplexer, and a second wireless transmitter coupled to the demultiplexer.
  • This computer system includes a first integrated circuit that includes a graphics processing unit, a first transceiver coupled to the graphics processing unit, and a second transceiver coupled to the graphics processing unit.
  • This system further includes a second integrated circuit that includes a third transceiver, a fourth transceiver, and an output circuit coupled to the first and second transceivers.
  • the first and second transceivers are configured to transmit first status information and first graphics information.
  • Figure 1 is a block diagram of a wireless graphics system according to an embodiment of the present invention
  • Figure 2 is a flowchart illustrating the operation of a wireless graphic system according to an embodiment of the present invention
  • Figure 3 is a block diagram of a conventional computing system incorporating an embodiment of the present invention.
  • Figure 4 is a block diagram of an improved computing system incorporating an embodiment of the present invention.
  • FIG. 5 is a block diagram of another wireless graphics system according to an embodiment of the present invention.
  • Figure 6 is a block diagram of another wireless graphics system including multiple monitors according to an embodiment of the present invention
  • Figure 7 is a block diagram illustrating graphics information and status information transfers in a system according to an embodiment of the present invention
  • Figure 8 is a block diagram illustrating a system wherein one computing system provides video content for two monitors according to an embodiment of the present invention
  • Figure 9 is a block diagram of a wireless graphics system including multiple graphics processing units
  • Figure 10 is a more detailed block diagram of two integrated circuits that may be used in wireless video systems according to an embodiment of the present invention.
  • FIG. 1 is a block diagram of a wireless graphics system according to an embodiment of the present invention.
  • This block diagram includes a first integrated circuit 100 and a second integrated circuit 150.
  • the first integrated circuit includes a graphics processing unit 120 and a wireless transmitter 130.
  • the graphics processing unit 120 receives data on lines 112 and provides data out on lines 114. Typically, these connections are to a central processing or other computing system or subsystem.
  • the wireless transmitter 130 transmits signals over antenna 140 through wireless channel 190 to antenna 180.
  • the second integrated circuit 150 includes a receiver 160 and a video output circuit 170. Signals appearing on antenna 180 are received by receiver 160.
  • the second integrated circuit provides a video signal on line 152 to a monitor or other display apparatus.
  • a graphics processing unit may be located in one room, for example a home office, as part of a computing system, while the second integrated circuit 150 acts a receiver for a wireless monitor in a second room, for example a living room. In this way, the computing power of a computer or central processing unit can be harnessed without needing a cable or other conductor as a connection.
  • FIG. 2 is a flowchart illustrating the operation of a wireless graphic system according to an embodiment of the present invention
  • data for use in generating a graphics image is received.
  • This data may be provided by a CPU or other computing device and received by a graphics processing unit.
  • the received data is processed by the graphics processing unit.
  • act 230 a wireless communication link is established.
  • the processed data is modulated up in frequency and then transmitted wirelessly in act 240.
  • act 250 the processed data is received using a wireless receiver and then demodulated.
  • the demodulated processed data is then used to display a graphic image in act 260.
  • FIG. 3 is a block diagram of a conventional computing system 300 incorporating an embodiment of the present invention.
  • This computing system 300 includes aNorthbridge 310, graphics processing unit 120 including two or more wireless transmitters or transceivers (not shown), Southbridge 330, graphics memory or frame buffer 340, central processing unit (CPU) 350, audio card 360, Ethernet card 362, modem 364, USB card 366, graphics card 368, PCI slots 370, memories 205, and monitor 380 including two or more wireless receivers or transceivers.
  • This figure, as with all the included figures, is shown for illustrative purposes only, and does not limit either the possible embodiments of the present invention or the claims.
  • the Northbridge 310 passes information from the CPU 350 to and from the memories 305, graphics accelerator 320, and Southbridge 330.
  • Southbridge 330 interfaces to external communication systems through connections such as the universal serial bus (USB) card 366 and Ethernet card 362.
  • the graphics accelerator 320 receives graphics information over the accelerated graphics port (AGP) bus 325 through the Northbridge 310 from CPU 350 and directly from memory or frame buffer 340.
  • the graphics processor 320 interfaces with the frame buffer 340.
  • Frame buffer 340 may include a display buffer that stores pixels to be displayed.
  • the graphics processor 320 receives graphics information, processes it, and sends it wirelessly to the monitor 380.
  • the graphics processor 320 incorporates multiple transmitters that send data in parallel to monitor 380.
  • the monitor 380 includes multiple wireless receivers that receive multiple data signals in parallel from the graphics processor 320.
  • CPU 350 performs the bulk of the processing tasks required by this computing system.
  • the graphics processor 320 relies on the CPU 350 to set up calculations and compute geometry values.
  • the audio or sound card 360 relies on the CPU 350 to process audio data, positional computations, and various effects, such as chorus, reverb, obstruction, occlusion, and the like, all simultaneously.
  • FIG. 4 is a block diagram of an improved computing system incorporating an embodiment of the present invention.
  • the improved computer system 400 includes an integrated graphics processor circuit 410 such as the NVIDIA nForceTM2 integrated graphics processor (IGP), an nForce2 media communications processor (MCP2) 420, memory 412 and 414, CPU 416, optional graphics processor 418 and frame buffer 440, monitor 422, scanner or camera 434, mouse, keyboard, and printer 436, hard drives 438, soft modem 442, Ethernet network or LAN 446, and audio system 448.
  • IGP NVIDIA nForceTM2 integrated graphics processor
  • memory 412 and 414 such as the NVIDIA nForce2 integrated graphics processor (IGP), an nForce2 media communications processor (MCP2) 420, memory 412 and 414, CPU 416, optional graphics processor 418 and frame buffer 440, monitor 422, scanner or camera 434, mouse, keyboard, and printer 436, hard drives 438, soft modem 442, Ethernet network or
  • the nForce2 IGP 410 includes a graphics processing unit (GPU) (not shown) which is able to perform graphics computations previously left to the CPU 416. Alternately, the nForce2 IGP 410 may interface to an optional GPU 418 which performs these computations. Also, nForce2 MCP2 420 includes an audio processing unit (APU), which is capable of performing many of the audio computations previously done by the CPU 416. In this way, the CPU is free to perform its tasks more efficiently. Also, by incorporating a suite of networking and communications technologies such as USB and Ethernet, the nForce2 MCP2 420 is able to perform much of the communication tasks that were previously the responsibility of the CPU 416.
  • GPU graphics processing unit
  • APU audio processing unit
  • the nForce2 IGP 410 communicates with memories 412 and 414 over buses 413 and 415.
  • the nForce2 IGP 410 also interfaces to an optional graphics processor 418 over an advanced AGP bus 417.
  • optional processor 418 may be removed, and the monitor 422 may be wirelessly driven by the nForce2 IGP 410.
  • the nForce2 IGP 410 communicates with the nForce2 MCP2 420 over a HyperTransportTM link 421.
  • the optional graphics processor 418 may also interface with external memory, such as the optional frame buffer 440.
  • the nForce2 MCP2 420 contains controllers for Ethernet connections 446 and soft modem 442.
  • the nForce2 MCP 420 also includes interfaces for a mouse, keyboard, and printer 436, and USB ports for cameras and scanners 434 and hard drives 438. [0038] This arrangement allows the CPU 416, the nForce2 IGP 410, and the nForce2 MCP2 420, to perform processing independently, concurrently, and in a parallel fashion.
  • FIG. 5 is a block diagram of another wireless graphics system according to an embodiment of the present invention.
  • This block diagram includes a first integrated circuit 500 and a second integrated circuit 550.
  • the first integrated circuit includes a graphics processing unit 510, and a number of transmitters 530, 532, and 534.
  • Graphics information is received and provided on lines 512 and 514, which typically connect to a CPU, computer, or other computing subsystem. The received graphics information is processed by the graphics processing unit.
  • the processed graphics information is divided or partitioned into portions, each of which are provided to one of the transmitters 530, 532, and 534. These transmitters send their respective data portions as RF signals using antennas 540, 542, and 544. These antennas may be one shared antenna or they may be separate antennas as drawn. Typically, constraints such as chip and board layout considerations and impedance matching dictate the number of antennas used.
  • the second integrated circuit includes a number of receivers 562, 564, and 566, as well as output circuitry including a framer and DACs 570.
  • the wireless signals are received on antennas 580,582, and 584 and provided to receivers 562, 564, and 566. Again, these may be one shared antenna or multiple antennas .
  • the receivers demodulate the signals and provide them to the framer and DAC circuitry 570.
  • This circuitry reassembles the data to form a graphic image and provides a signal on lines 552 to the monitor (not shown). In various embodiments of the present invention, this signal may be an analog or a digital signal.
  • the signals transmitted and received by the circuitry shown in this and the other figures may be compliant with a RF standard or protocol such as IEEE 802.1 Ia, IEEE 802.1 Ib , IEEE 802.1 Ig, Bluetooth, Ultra Wideband Wireless (UWB), wireless USB, or other currently existing or later developed wireless standard or protocol.
  • a RF standard or protocol such as IEEE 802.1 Ia, IEEE 802.1 Ib , IEEE 802.1 Ig, Bluetooth, Ultra Wideband Wireless (UWB), wireless USB, or other currently existing or later developed wireless standard or protocol.
  • a proprietary or other signaling scheme may be used.
  • Each of the transmitters may use the same protocol or signaling scheme, or a variety of protocols or signaling schemes may be used. If the same protocol is used for each transmitter and corresponding receiver, a schemes whereby the transmitters use frequencies in a manner in which collisions are avoided may be used. Such a scheme may be referred to as a smart frequency-hopping scheme.
  • wireless transmitters or transceivers are shown as being formed on the same integrated circuit as the graphics processing unit.
  • This integrated circuit is typically on a motherboard, a daughterboard, or an add-on or other video card in a computing system.
  • the graphics processing unit and wireless transmitters may be formed on separate circuits.
  • the graphics processing unit may be located on a first integrated circuit while the wireless circuits may be on a second integrated circuit.
  • the wireless circuits may be formed on more than one separate integrated circuit, each separate integrated circuit including one or more transmitters or transceivers.
  • the integrated circuit including the graphics processing unit typically is located on the motherboard, daughterboard, add-on, or other video card.
  • the wireless circuit or circuits may be located on the motherboard, daughterboard, add-on, or other card, such as a PC card (previously PCMCIA card). This may be the same as the graphics processing unit's location, or it may be separate from the graphics processing unit.
  • PC card previously PCMCIA card
  • one graphics processing unit may provide graphics signals to more than one monitor.
  • one graphics signal may be provided to multiple monitors, while in other circumstances, each monitor may receive a unique signal.
  • FIG. 6 is a block diagram of another wireless graphics system including multiple monitors according to an embodiment of the present invention.
  • This block diagram includes three integrated circuits 600, 650, and 653.
  • Integrated circuit 600 includes a graphics processing unit 620 and a number of transmitters 630, 632, and 634.
  • graphics processing unit 620 generates processed graphics information and partitions it and provides each portion to one of the transmitters 630, 632, and 634.
  • These transmitters in turn convert this information by multiplying it with a carrier signal and applying it to the antennas 640, 642, and 644. Again, these antennas may be one shared antenna or multiple antennas.
  • the second integrated circuit 650 includes a number receivers 660, 662, and 664.
  • the signals are received on antennas 680, 682, and 684 and are provided to the receivers 660, 662, and 664. Again, the antennas may be one shared or multiple antennas.
  • the receivers 660, 662, and 664 demodulate the signals and provide them to the framer and DAC circuitry 670.
  • the framer circuitry reassembles the graphic image and provides it to a first monitor (not shown).
  • the third integrated circuit 653 includes receivers 651, 663, and 665, and framer and DAC circuitry 671.
  • the signals are received on antennas 681, 683, and 685 by the receiver circuitry 661, 663, and 665.
  • the receiver circuits 661, 663, and 665 demodulate the received signals and provide the demodulate data to the framer and DACs 671.
  • the framer and DACs 671 reassemble the graphic image and provide it to a second monitor (not shown).
  • the second and third integrated circuits 650 and 653 may receive unique signals. In this case, the number of active transmitters on integrated circuit 600 typically equal the sum of the numbers of active receivers on integrated circuits 650 and 653.
  • the number of active receivers on integrated circuit 650 and 653 maybe equal or they may be different from each other. For example, if integrated circuit 650 is providing a signal for a higher resolution monitor than the third integrated circuit 653, more receivers on the second integrated circuit 650 should be active than on the third integrated circuit 653. To support this, more of the transmitters on integrated circuit 600 should provide signals for the second integrated circuit 650 than the third integrated circuit 653. m this way, the wireless bandwidth and data transfer rate to the second integrated circuit is increased in order to maintain image quality on its higher resolution monitor. An example of this is where one monitor is receiving a conventional television image, while the other is receiving a high- resolution videogame image.
  • both the first and second monitors may receive the same image.
  • the number of active transmitters on the first integrated circuit is equal to the number of active receivers on the second and third integrated circuit 650 and 653.
  • the number of active transmitters and receivers may be changed, for example to save power in a mobile application.
  • the wireless circuitry associated with the graphics processing units have been transmitters. This has been to illustrate the flow of the graphics information from the graphics processing units to the monitors. In some embodiments of the present invention, transceivers are used.
  • FIG. 7 is a block diagram illustrating graphics and status information transfers in a system according to an embodiment of the present invention. Included are a first integrated circuit 700 and a second integrated circuit 750.
  • the first integrated circuit includes a graphics processing unit 720 and a number of transceivers 730 and 732.
  • the second integrated circuit includes a number of transceivers 760 and 762 and input/output circuit 770.
  • Status information 742 and graphics information 744 are provided from the first integrated circuit 700 to the second integrated circuit 750.
  • status information 746 and graphics information are provided from the second integrated circuit 750 to the first integrated circuit 700.
  • the first integrated circuit 700 may send status information 742 including monitor resolution and refresh rate to the monitor 790 through the second integrated circuit 750.
  • the graphics processing unit 720 generates graphics images for transmission and display on monitor 790.
  • the monitor 790 may report status information 746 such as a signal strength indication. For example, if the monitor 790 receives a weak signal, power may be increased to the transmitters in transceivers 730 and 732. Alternately, the resolution or refresh rate of monitor 790 may be decreased to reflect the reduction in bandwidth and transmit data rate due to poor reception.
  • the monitor 790 may also be a monitor such as a television and a living room. In this event, it is likely to be connected to a television tuner 792 and storage device 794, such as a DVD or VCR player. These devices in turn may provide signals to the monitor 790 and back through the second integrated circuit 750 to the first integrated circuit 700.
  • the first integrated circuit 710 in turn may pass these images on to the computer 710.
  • the computer 710 may have connections to the Internet 714 or storage devices 712, such as DVD, hard drives, or other storage or memory devices.
  • a graphics image path from the second 750 to the first integrated circuit 700 is not needed, several transmitters may be included on the first integrated circuit 700, while only one receiver may be included to receive signal strength indications or other information. Similarly, only one transmitter may be included in the second integrated circuit 750 in this case.
  • video information is transmitted from one circuit to another.
  • audio information is also sent from one circuit to another.
  • the audio information may be included as part of the video information. That is, each transmitter or transceiver on an integrated circuit, such as the integrated circuit 700, may handle part of the video transmission and part of the audio transmission. Alternately, one or more transmitters or transceivers may transmit the audio information, while others transmit the video information. In other embodiments, audio and status information may be sent using one or more transmitters or transceivers, while other transmitters or transceivers share the task of transmitting video information. [0057] In some systems, it is desirable to have multiple graphics processing units providing images to a single monitor.
  • FIG. 8 is a block diagram illustrating a system wherein one computing system provides video content for two monitors according to an embodiment of the present invention. Included are a first integrated circuit 800 and a second integrated circuit 850.
  • the first integrated circuit 800 includes a graphics processing unit 820 and a number of wireless transmitters 830 and 832.
  • the first integrated circuit 800 also includes a conventional video out circuit 832.
  • the second integrated circuit 850 includes a number of receivers 860 and 862 and a video output circuit 870.
  • the second integrated circuit 850 provides a video output signal to the first monitor 890, while the video output circuit on the first integrated circuit 800 provides a signal on conductor 894 to the second monitor 892.
  • the GPU 820 receives graphics information from the computer 810.
  • the computer 810 may be connected to the Internet 814, to storage devices 812, or other video circuitry.
  • the storage device 812 may be a DVD read/write drive, hard drive, or other peripheral device.
  • This particular configuration is particularly useful where the image displayed on monitor 892 is comparatively high-resolution, while the image displayed on monitor 890 is comparatively low resolution.
  • FIG. 9 is a block diagram of a wireless graphics system including multiple graphics processing units.
  • This block diagram includes a first integrated circuit 910 including a first graphics processing unit 914, a second integrated circuit 920 including a second graphics processing unit 924, a third integrated circuit 916, a bridge 950, and a CPU 955. More than two integrated circuits that include a graphics processing unit may be used in various embodiments of the present invention.
  • the CPU 955 communicates with the graphics processing units 914 through 924 via the bridge 950.
  • the bridge 950 in turn communicates with the graphics processing units 914 through 924 via the memory interface circuits 930 through 940.
  • the graphics processing units 914 through 924 render their respective portions of an image or video stream to be displayed.
  • Graphics processing unit 914 stores and retrieves data from graphics memory 935 via the memory interface 930.
  • the graphics processing unit 924 stores and retrieves data from graphics memory 945 via the memory interface 940.
  • the graphics processing unit 914 transmits its portion of the image to be displayed via transmitters 916 through 918.
  • the graphics processing unit 924 transmits its portion of the image to be displayed via transmitters 926 through 928.
  • this activity may be performed by a scanout engine that may be considered part of the graphics processing unit itself, or as a separate circuit that is not shown for simplicity.
  • the graphics processing units 914 through 924 may connected to a single scanout circuit that in turn couples to a number of transmitters or transceivers.
  • the graphics processing units, scanout engine, and transmitters or transceivers may be included on a single integrated circuit.
  • a first graphics processing unit may be formed on a first integrated circuit while a second graphics processing unit may share an integrated circuit with one or more transmitters or transceivers.
  • the transmitters or transceivers 916 through 918 communicate using antenna 912, while transmitters or transceivers 926 through 928 communicate using antenna 922. As before, these antennas may be one or more individual antennas.
  • the third integrated circuit 960 receives signals via antenna 962.
  • the signals are received by receivers 964 and through 966.
  • the receivers 964 and 966 in turn pass the signals to the framer and DACs 968, which provide a signal to a mom ' tor 969 (not shown).
  • the bridge circuit 950 may be eliminated, or its function may be included in one or both of the graphics processor integrated circuits 910 and 920.
  • the output of one GPU may be fed-back through the first GPU.
  • wireless circuits are shown on both the integrated circuits 910 and 920. In other embodiments, wireless circuits may be on only one of the integrated circuits. Alternately, the wireless circuits may be elsewhere in a computing or other system, for example on a separate integrated circuit on an add-on card, motherboard, or other location.
  • Figure 10 is a more detailed block diagram of two integrated circuits that may be used in wireless video systems according to an embodiment of the present invention. This block diagram includes a first integrated circuit 1000 and a second integrated circuit 1050, as well as a graphics memory 1090. The graphics memory 1090 may typically be one or more DRAM devices.
  • the graphics processing unit 1010 generates a graphics image for display and stores it in the graphics memory 1090 via the memory interface 1005.
  • the memory interface 1005 provides the graphic image to packet generator 1020.
  • the packet generator 1020 generates packets, each containing a portion of the graphic image. These are passed to the encapsulator 1020, which provides header and the location ID information. These encapsulated packets are then demultiplexed by the multiplexer 1024 and provided to the transmitters 1030 and 1032. These transmitters provide the encapsulated packets as RP signals using antenna or antennas 1040.
  • the signals are received by the second integrated circuit 1050 via antenna or antennas 1080. [0072]
  • the second integrated circuit receives the RF signals with receivers 1060 and 1062.
  • receivers demodulate the signals and provide them to multiplexer circuit 1070.
  • the multiplexer 1070 serializes the data and provides it to de-encapsulator 1072. These packets are then reordered by reorder circuit 1074.
  • the graphic images are then provided either as digital information on line 1092, or as a converted analog signal on line 1084 by an output circuit (not shown separately for clarity).
  • These circuits may also include one or more encoding or encryption schemes.
  • compression schemes may be used to limit the amount or graphic information that needs to be wirelessly transmitted. These schemes may be varied depending whether a conductor or wireless path is used. When a wireless path is used, these schemes may be adjusted depending on reception strength, screen resolution and refresh rate, as well as other factors.
  • the above description of exemplary embodiments of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form described, and many modifications and variations are possible in light of the teaching above.
  • specific figures may include a number of monitors or processors, such as two, embodiments of the present invention may be used with fewer or more than this number.
  • processors were shown as graphics processors for simplicity, other types of general purpose, specialized, or other types or combinations or processors may be used by various embodiments of the present invention. Also, embodiments of the present invention may use one antenna per transmitter and receiver, while others may share antennas between two or more transmitters or receivers. This may depend on the exact circuitry used, layout, termination, and other considerations. [0077] The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Computer Graphics (AREA)
  • General Engineering & Computer Science (AREA)
  • Software Systems (AREA)
  • Mobile Radio Communication Systems (AREA)
  • Two-Way Televisions, Distribution Of Moving Picture Or The Like (AREA)
  • Transmitters (AREA)
PCT/US2005/041695 2004-12-17 2005-11-16 Graphics processor with integrated wireless circuits Ceased WO2006065433A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2007546678A JP2008530828A (ja) 2004-12-17 2005-11-16 集積無線回路を有するグラフィックプロセッサ
KR1020077016347A KR100934319B1 (ko) 2004-12-17 2005-11-16 집적된 무선 회로를 갖는 그래픽 프로세서

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/016,007 US20060132492A1 (en) 2004-12-17 2004-12-17 Graphics processor with integrated wireless circuits
US11/016,007 2004-12-17

Publications (2)

Publication Number Publication Date
WO2006065433A2 true WO2006065433A2 (en) 2006-06-22
WO2006065433A3 WO2006065433A3 (en) 2007-01-25

Family

ID=36588330

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/041695 Ceased WO2006065433A2 (en) 2004-12-17 2005-11-16 Graphics processor with integrated wireless circuits

Country Status (6)

Country Link
US (2) US20060132492A1 (enExample)
JP (1) JP2008530828A (enExample)
KR (1) KR100934319B1 (enExample)
CN (1) CN101080705A (enExample)
TW (1) TWI409636B (enExample)
WO (1) WO2006065433A2 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2315443A1 (en) * 2009-10-20 2011-04-27 ASUSTeK Computer Inc. Instant image processing system, method for processing instant image and image transferring device

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200630867A (en) * 2005-02-24 2006-09-01 Asustek Comp Inc A display card with wireless module
US20070279315A1 (en) * 2006-06-01 2007-12-06 Newsflex, Ltd. Apparatus and method for displaying content on a portable electronic device
US8031199B2 (en) 2007-05-31 2011-10-04 Dell Products L.P. System and method for interfacing graphical information with an information handling system wireless transceiver
WO2009036166A1 (en) * 2007-09-11 2009-03-19 Qualcomm Incorporated Wireless graphics card
US9678775B1 (en) * 2008-04-09 2017-06-13 Nvidia Corporation Allocating memory for local variables of a multi-threaded program for execution in a single-threaded environment
CN102375714A (zh) * 2010-08-16 2012-03-14 慧荣科技股份有限公司 计算机系统及相关的影像绘图装置和显示装置
JP6048091B2 (ja) * 2011-12-28 2016-12-21 株式会社リコー 通信装置、通信方法および通信プログラム
JP6010908B2 (ja) * 2012-01-06 2016-10-19 富士ゼロックス株式会社 送受信システム及びプログラム
US20140204005A1 (en) * 2013-01-18 2014-07-24 Nvidia Corporation System, method, and computer program product for distributed processing of overlapping portions of pixels
CN103986549B (zh) * 2013-02-07 2018-03-13 辉达公司 用于网络数据传送的设备、系统以及方法
US9086813B2 (en) * 2013-03-15 2015-07-21 Qualcomm Incorporated Method and apparatus to save and restore system memory management unit (MMU) contexts
US9881422B2 (en) * 2014-12-04 2018-01-30 Htc Corporation Virtual reality system and method for controlling operation modes of virtual reality system
US9792246B2 (en) 2014-12-27 2017-10-17 Intel Corporation Lower-power scrambling with improved signal integrity
US10535322B2 (en) 2015-07-24 2020-01-14 Hewlett Packard Enterprise Development Lp Enabling compression of a video output
CN105608030A (zh) * 2015-12-23 2016-05-25 联想(北京)有限公司 一种电子设备及通信系统
WO2018039482A1 (en) * 2016-08-24 2018-03-01 Raduchel William J Network-enabled graphics processing module
US10445278B2 (en) 2016-12-28 2019-10-15 Intel Corporation Interface bridge between integrated circuit die

Family Cites Families (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2264326B1 (enExample) * 1974-03-13 1976-12-17 Cit Alcatel
JPH05130423A (ja) * 1991-11-08 1993-05-25 Toshiba Corp 画像データ復号装置
US6266052B1 (en) * 1993-09-03 2001-07-24 Display Edge Technology, Ltd. Power and information distribution system for article display or storage areas and related method
JP2715900B2 (ja) * 1994-03-30 1998-02-18 日本電気株式会社 並列データ伝送装置
US5648969A (en) * 1995-02-13 1997-07-15 Netro Corporation Reliable ATM microwave link and network
JPH0964882A (ja) * 1995-08-24 1997-03-07 Fuji Xerox Co Ltd 送受信装置の管理装置
JP3698833B2 (ja) * 1996-09-20 2005-09-21 株式会社リコー ワイヤレス通信システム
JPH10171766A (ja) * 1996-12-09 1998-06-26 Nec Corp グラフィックアクセラレータ
US6292177B1 (en) * 1997-03-05 2001-09-18 Tidenet, Inc. Marking device for electronic presentation board
US6101213A (en) * 1997-03-21 2000-08-08 Glynn Scientific, Inc. Method system and computer program product for spread spectrum communication using circular waveform shift-keying
JP3127853B2 (ja) * 1997-04-30 2001-01-29 日本電気株式会社 メモリ集積回路並びにこれを用いた主記憶システム及びグラフィクスメモリシステム
US6347344B1 (en) * 1998-10-14 2002-02-12 Hitachi, Ltd. Integrated multimedia system with local processor, data transfer switch, processing modules, fixed functional unit, data streamer, interface unit and multiplexer, all integrated on multimedia processor
US6924806B1 (en) * 1999-08-06 2005-08-02 Microsoft Corporation Video card with interchangeable connector module
JP3824833B2 (ja) * 2000-02-21 2006-09-20 シャープ株式会社 情報表示装置
US6765599B2 (en) * 2000-05-30 2004-07-20 Sanyo Electric Co., Ltd. Image signal transmission apparatus
US7657913B2 (en) * 2000-06-14 2010-02-02 Sony Corporation Method and apparatus for correcting corrupted digital video transport streams
KR20020016322A (ko) * 2000-08-25 2002-03-04 박종규 휴대용 멀티미디어 무선 퍼스널컴퓨터
KR200216322Y1 (ko) 2000-09-26 2001-03-15 강동만 인삼씨 파종기
US7053863B2 (en) * 2001-08-06 2006-05-30 Ati International Srl Wireless device method and apparatus with drawing command throttling control
US9544523B2 (en) * 2001-08-06 2017-01-10 Ati Technologies Ulc Wireless display apparatus and method
US7057583B2 (en) * 2002-10-30 2006-06-06 Hewlett-Packard Development Company, L.P. Display system with display element storage
US7426532B2 (en) * 2002-08-27 2008-09-16 Intel Corporation Network of disparate processor-based devices to exchange and display media files
US20040150615A1 (en) * 2003-01-31 2004-08-05 Chia-Hsiang Lee Wire/wireless adapter for wired computer peripherals
WO2004083935A1 (en) * 2003-03-17 2004-09-30 Sri International Heads-up display for propeller-driven aircraft
US20040230997A1 (en) * 2003-05-13 2004-11-18 Broadcom Corporation Single-chip cable set-top box
JP2004356830A (ja) * 2003-05-28 2004-12-16 Matsushita Electric Ind Co Ltd テレビ信号ワイヤレス送受信システム
US20050219223A1 (en) * 2004-03-31 2005-10-06 Kotzin Michael D Method and apparatus for determining the context of a device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2315443A1 (en) * 2009-10-20 2011-04-27 ASUSTeK Computer Inc. Instant image processing system, method for processing instant image and image transferring device

Also Published As

Publication number Publication date
US20060132492A1 (en) 2006-06-22
KR20070094004A (ko) 2007-09-19
JP2008530828A (ja) 2008-08-07
US7843458B2 (en) 2010-11-30
KR100934319B1 (ko) 2009-12-29
TW200638210A (en) 2006-11-01
TWI409636B (zh) 2013-09-21
WO2006065433A3 (en) 2007-01-25
US20080211818A1 (en) 2008-09-04
CN101080705A (zh) 2007-11-28

Similar Documents

Publication Publication Date Title
US7843458B2 (en) Graphics processor with integrated wireless circuit
US9344237B2 (en) WiFi remote displays
US7146506B1 (en) Digital video display system
US9544523B2 (en) Wireless display apparatus and method
US8547836B2 (en) Device, method and system of dual-mode wireless communication
US8436944B2 (en) Wireless communications system, adaptor apparatus for video apparatus, video apparatus and control method for wireless communications system
KR20000064830A (ko) 무선 디지털 홈 컴퓨터 시스템
JP2005173553A (ja) パケット式ストリームトランスポートスケジューラ及びその使用方法
US20020049879A1 (en) Cable and connection with integrated DVI and IEEE 1394 capabilities
WO2009036166A1 (en) Wireless graphics card
JP2004336745A (ja) マルチメディアパケットの伝送レートをリアルタイムに最適化する方法
US20190332558A1 (en) Low-power states in a multi-protocol tunneling environment
JP2012178835A (ja) 同期化されたオーディオデータ、及びビデオデータを伝送するためのインタフェース
GB2448429A (en) A Wireless display system and method thereof
WO2018169936A1 (en) Driving multiple display devices with a single display port
US20120054806A1 (en) Methods circuits & systems for wireless video transmission
WO2024046269A1 (zh) 显示模组、显示系统、显示驱动器、显示方法和电子设备
CN212543942U (zh) 一种高清视频发射装置及高清视频发射系统
CN111884987B (zh) 电子设备和用于电子设备的方法
US20220129231A1 (en) Wireless mesh-enabled system, host device, and method for use therewith
KR100484129B1 (ko) 컴퓨터시스템에서컴퓨터와디스플레이장치간의영상신호무선전송장치
CN117492525B (zh) Usb扩展设备、带宽管理方法和可读存储介质
CN119342275A (zh) 一种无线投屏器发射端的实现系统及其方法
CN213846896U (zh) 一种两线传输型led显示屏控制装置
CN100511414C (zh) 用于处理无线数字多媒体的方法和系统

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KN KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2007546678

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 200580043034.8

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020077016347

Country of ref document: KR

122 Ep: pct application non-entry in european phase

Ref document number: 05826655

Country of ref document: EP

Kind code of ref document: A2