WO2004027878A2 - Dispositif semiconducteur de puissance quasi-vertical sur substrat composite - Google Patents
Dispositif semiconducteur de puissance quasi-vertical sur substrat composite Download PDFInfo
- Publication number
- WO2004027878A2 WO2004027878A2 PCT/FR2003/050045 FR0350045W WO2004027878A2 WO 2004027878 A2 WO2004027878 A2 WO 2004027878A2 FR 0350045 W FR0350045 W FR 0350045W WO 2004027878 A2 WO2004027878 A2 WO 2004027878A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- support substrate
- sic
- semiconductor material
- face
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 103
- 239000004065 semiconductor Substances 0.000 title claims abstract description 58
- 239000002131 composite material Substances 0.000 title description 13
- 239000000463 material Substances 0.000 claims abstract description 38
- 229910003460 diamond Inorganic materials 0.000 claims description 8
- 239000010432 diamond Substances 0.000 claims description 8
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 3
- 229910002704 AlGaN Inorganic materials 0.000 claims description 2
- 239000004020 conductor Substances 0.000 claims description 2
- 238000000407 epitaxy Methods 0.000 abstract description 14
- 238000004519 manufacturing process Methods 0.000 description 17
- 229910052751 metal Inorganic materials 0.000 description 14
- 239000002184 metal Substances 0.000 description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 12
- 238000001459 lithography Methods 0.000 description 12
- 229910052710 silicon Inorganic materials 0.000 description 12
- 239000010703 silicon Substances 0.000 description 12
- 238000005530 etching Methods 0.000 description 11
- 238000001465 metallisation Methods 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 229910052814 silicon oxide Inorganic materials 0.000 description 8
- 238000000137 annealing Methods 0.000 description 7
- 238000000034 method Methods 0.000 description 7
- 239000007787 solid Substances 0.000 description 6
- 230000004224 protection Effects 0.000 description 5
- 230000002093 peripheral effect Effects 0.000 description 4
- 239000011347 resin Substances 0.000 description 4
- 229920005989 resin Polymers 0.000 description 4
- 238000000151 deposition Methods 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 239000010409 thin film Substances 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 2
- 238000002161 passivation Methods 0.000 description 2
- 230000003014 reinforcing effect Effects 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000006978 adaptation Effects 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000001657 homoepitaxy Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/872—Schottky diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/868—PIN diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/1608—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
Definitions
- the present invention relates to a quasi-vertical power semiconductor device on a composite substrate.
- the manufacturing channels for Sic-based power devices are currently carried out on massive monocrystalline Sic substrates, of polytype 4H and of low electrical volume resistivity.
- This type of substrate allows the manufacture of electronic devices, for example, of the Schottky diode, PIN diode or transistor type such as power MOS, JFET or MESFET, components using during their operation a vertical passage of electric current between the front face. and the back side of this substrate.
- Figure 1 is a cross-sectional view of such a power semiconductor device.
- the diode is produced from a solid substrate 1 of n + type Sic on which two layers of SiC 2 and 3 have been successively epitaxied.
- Layer 2 is n + doped and layer 3 is n " doped.
- the rear face of substrate 1 is metallized to provide ohmic contact 4.
- a metal pad 5 is deposited on layer 3 to make a Schottky contact.
- a localized implantation of the layer 3 provides a p-type zone 6 ensuring peripheral protection.
- This vertical design of the device is particularly suitable for discrete components which, after collective manufacture on an entire slice of monocrystalline Sic, are separated from each other by cutting chips.
- the electrical connection of these chips with the housing is then made in a standard manner by contacting the front and rear faces, in the same way as for discrete silicon components.
- the advantages of the "solid substrate” sector consist in the vertical structure of the device (ease of admission of high currents and assembly in a housing similar to the silicon standard) and in the fact that the substrate allows homoepitaxy of SiC.
- the disadvantages of this sector are the cost, the small diameter of the substrates, their low availability and the impossibility of integrating the components in a system approach.
- An alternative route of substrates for the above applications is the use of composite substrates having a semiconductor thin film bonded to a substrate and obtained by Smar-Cut method. "This method is disclosed in FR-A-2 681 472 (corresponding to US Pat. No. 5,374,564).
- the thin layer and the initial substrate can be made of different materials thanks to the complete freedom offered for the production of composite substrates by this process. among others, to produce substrates called SiCOI (from the English "Sic On Insulator") made up of a thin layer of Sic glued on an electrically insulating substrate seen from the thin layer, like, for example, an oxidized silicon substrate .
- the thickness of the monocrystalline Sic layer is less than 1 ⁇ m, typically 0.5 ⁇ m.
- This SiCOI structure enables electrical components to be produced using the transferred thin layer as an active layer.
- the electronic components are confined in this very thin layer, with the inherent advantages and disadvantages.
- the advantages are constituted by the simplicity of the manufacturing process and by the fact that, the components being isolated, it is possible to produce integrated circuits.
- This sector has the following drawbacks. Since the electrical contacts exit on the same side of the component, it is therefore not possible to integrate them into standard silicon packages.
- the thin thickness of the thin film limits the performance of the components in terms of current flow through the thin film.
- an electronic device with vertical conduction is proposed, produced on a composite substrate of the semiconductor-over-insulator type and comprising two electrical contacts taken on the front face with electrical connection of one of the contacts to an electrically conductive support substrate, after opening of the insulating layer.
- the subject of the invention is therefore a power semiconductor device produced in epitaxial semiconductor material on a stacked structure, characterized in that:
- the stacked structure comprises a layer of semiconductor material transferred onto a first face of a support substrate and secured to the support substrate by means of an electrically insulating layer, the support substrate comprising means of electrical conduction between said first face and a second face, the layer of transferred semiconductor material serving as epitaxial support for the epitaxial semiconductor material, means for electrical connection of the device are provided, on the one hand on the epitaxial semiconductor material, and on the other hand, on the second face of the support substrate, an electrical connection through the electrically insulating layer and said means of electrical conduction of the support substrate electrically connecting the epitaxial semiconductor material to the electrical connection means provided on the second face of the support substrate.
- the means of electrical conduction of the support consist of the support substrate itself which is made of electrically conductive material.
- the epitaxial semiconductor material can comprise several different doping layers.
- the support substrate is overdoped on the side of the interface with the electrically insulating layer.
- the electrical conduction means of the device can comprise at least one Schottky contact and / or at least one ohmic contact.
- the support substrate is made of semiconductor material, chosen for example from SiC, GaN, AIN, Si, GaAs, ZnO and Ge.
- the electrically insulating layer can be of a material chosen from Si0 2 , Si 3 N 4 and diamond.
- the thin layer of transferred semiconductor material can be of a material chosen from SiC, GaN, AIN, Si, ZnO and diamond.
- the epitaxial semiconductor material can be chosen from SiC, GaN, AlGaN, InGaN and diamond.
- the invention also relates to a semiconductor circuit, characterized in that it combines, on the same stacked structure at least one power semiconductor device as defined above and at least one semiconductor device which is not electrically connected to the second face of the support substrate.
- FIG. 1, already described, is a cross-section view of a power semiconductor device according to the prior art
- FIG. 2 is a cross-section view of a power semiconductor device according to the invention
- FIGS. 3A to 3J are cross-sectional views illustrating a method for producing a power semiconductor device according to
- Figure 4 is a cross-sectional view of another power semiconductor device according to the invention
- Figure 5 is a cross-sectional view of a semiconductor device can be associated with a power semiconductor device according to the invention in order to produce an integrated circuit.
- Figure 2 is a cross-sectional view of a power semiconductor device according to the invention.
- the device is manufactured on the front face of a composite substrate 10.
- the support substrate 11 is made of silicon and supports a silicon oxide layer 12 and an SiC layer 13 transferred, for example, by the Smart-Cut method ", on the support substrate 11 and integral with the supporting substrate by the oxide layer 12.
- the transferred Sic layer 13 serves as an epitaxial support for the n + doped SiC 14 layer and for the n " doped SiC 15 layer.
- the inventors of the present invention have succeeded in carrying out epitaxies of SiC on this composite substrate unexpectedly.
- the silicon oxide did not deteriorate for epitaxy temperatures slightly lower than the melting temperature of the silicon and the epitaxies obtained are of good quality, comparable to epitaxies on solid SiC.
- the device also comprises a Schottky contact 16 disposed on the SiC layer 15 and an ohmic contact 17 disposed on the rear face of the support substrate 11.
- Ohmic contacts 18 are arranged on the upper face of the SiC layer 14. They allow a electrical connection of the SiC layer 14 with the ohmic contact 17 on the rear face thanks to metallizations 19 deposited on the ohmic contacts 18, making contact with the support substrate 11 through the oxide layer 12, and thanks to the support substrate 11 which is sufficiently conductive. Of more, the contact between the metallizations 19 and the support substrate 11 is an ohmic contact.
- This power device can therefore be described as a quasi-vertical device.
- FIGS. 3A to 3J are cross-sectional views illustrating a method for producing a power semiconductor device according to the invention.
- the device produced in this example comprises layers of SiC epitaxially grown on a layer of SiC transferred onto a silicon support substrate.
- FIG. 3A shows a composite substrate 100 formed of a silicon support substrate 101 supporting a layer of silicon oxide 102 used for bonding a layer of transferred SiC 103.
- the transferred SiC layer 103 serves as an epitaxial support for the SiC layer 104 and for the SiC layer 105 epitaxied on the layer 104.
- the transferred SiC layer 103 has an n doping of the order of 10 17 to 10 19 atoms / cm 3 and a thickness of between 0.5 and 1 ⁇ m.
- the support substrate 101 has an n doping of the order of 10 20 atoms / cm 3 and a thickness between 200 and 500 ⁇ m.
- the oxide layer 103 has a thickness of between 2 and 4 ⁇ m, for example 2 ⁇ m.
- the support substrate 101 can, on the side of the interface with the oxide layer 102, be overdoped if necessary before assembly of the composite substrate 100 in order to facilitate posterior ohmic contact (see FIG. 3G).
- the SiC layers 104 and 105 are successively epitaxial.
- the epitaxy is carried out below 1410 ° C. for a support substrate 101 made of silicon.
- the layer of SiC 104 is doped n + (doping between 5.10 18 and 5.10 20 atoms / cm 3 ) and has a thickness of approximately 4 ⁇ m
- the layer of SiC 105 is doped n " (doping of the order of 10 16 atoms / cm 3 ) and has a thickness of approximately 6 ⁇ m. This pair of values is given for information for a Schottky diode of the 600 volt type. These values are at adjust according to the desired tensile strength.
- FIG. 3B relates to a first level of lithography making it possible to define “Mesa” structures by etching the layer of SiC 105 until reaching the layer of SiC 104.
- the “Mesa” structure allows the voltage withstand of the component and the fact of exposing the layer of SiC 104 will subsequently make it possible to produce an ohmic contact. Etching can be done by plasma.
- the next step consists in depositing an inorganic layer 106, for example a layer of Si0 2 or Si 3 N, with a thickness of several ⁇ m, for example from 2 to 4 ⁇ m. This layer will have, among other things, the passivation function of the component (see Figure 3C).
- FIG. 3D relates to a second level of lithography making it possible to define the etching zones of the layers 106, 104 and 103. This is a first step towards making contact with the support substrate 101. This also makes it possible to electrically isolate the component from its neighbors in the case where you want to integrate several on the same circuit.
- layer 106 is etched.
- the etching can be obtained by wet etching in HF solution or by plasma etching.
- the masking resin is then removed and the SiC layers 104 and 103 are then successively etched using the layer 106 as a mask.
- the etching is done by plasma.
- the structure obtained is shown in Figure 3D.
- FIG. 3E relates to a third level of lithography making it possible to define different openings in the layers 102 and 106 for future electrical contacts.
- FIG. 3E shows the structure obtained after development of the resin layer 107.
- FIG. 3G relates to a fourth level of lithography making it possible to produce an ohmic contact.
- the deposited metal can be, Ni or Ti. Its thickness can be between 100 and 500 nm. The deposition can be done by evaporation or sputtering. Lithography makes it possible to define the ohmic contact zones with the layer of SiC 104 at 116 and also the connection to the ohmic contact with the support substrate 101 at 112.
- Figure 3G shows the structure obtained with etching of the deposited metal and removal of the resin. It shows the metallic deposit 109 connecting the SiC layer 104 to the support substrate 101.
- the etching of the metal can be done in a conventional manner, for example by wet etching for Ni and Ti or by plasma for W.
- An annealing is then applied in view to activate the ohmic contact with the SiC of layer 104, in the range between 900 and 1100 ° C for Ni and Ti, in the range between 1000 and 1300 ° C for W. Simultaneously, the ohmic contact with silicon of the support substrate 101 is activated.
- FIG. 3H relates to a fifth level of lithography making it possible to obtain a Schottky contact.
- a Schottky contact metal which can be Ti or Ni, is deposited on the structure obtained above, by sputtering or by evaporation, over a thickness of between 100 and
- a lithography is carried out, then an etching of this metal so as to form Schottky contact pads 108 on the layer of SiC 105.
- a Schottky contact annealing is then applied, for example, at a temperature between 400 to 600 ° C.
- a metallization layer 117 is deposited on the rear face of the support substrate 101 (see FIG. 31) in order to make an ohmic contact on the rear face.
- This layer can be made of Al, Ti or Ni. Annealing may be necessary to improve the ohmic contact.
- an over-metallization may be necessary to reinforce the metallizations of the front face of the device.
- FIG. 3J shows an over-metallization 118 reinforcing the Schottky contact pad 108 and an over-metallization 119 reinforcing the deposit 109 ensuring the ohmic contact towards the SiC layer 104 and the connection towards the support substrate 101.
- This over-metallization can be aluminum, with a thickness between 0.5 and 5 ⁇ m.
- Figure 3J shows the structure obtained after lithography and etching.
- a variant of this production method is made possible if the doping of the SiC layer 104 is sufficiently high to allow good ohmic contact with Ti annealed at around 500 ° C.
- the doping necessary for this is of the order of 5.10 19 atoms / cm 3 or more. This doping is accessible on Sic obtained by epitaxy. It is important to note that such doping cannot be obtained on a solid SiC substrate. However, it is on this substrate that the ohmic contact is made in the prior art. In the case of the present invention, the same metal can be used for Schottky contact and for ohmic contact, with a single annealing at approximately 500 ° C. This variant is implemented from the structure illustrated in FIG. 3F.
- a single metallic deposit is made, for example, of Ti or Ni or a bilayer of one of these metals and of another metal.
- a lithography is carried out. It makes it possible to simultaneously define the Schottky pads and the ohmic contact pads. After engraving and annealing to approximately 500 ° C., the structure illustrated in FIG. 3H is obtained directly with one complete level of lithography less (one deposit, one lithography, one etching and one annealing less). The end of the process remains identical with the rear side metallization and possibly an over-metallization.
- peripheral protections which consist of p-doping zones produced at the periphery of the Schottky contact. These protections can either be carried out by localized implantation, or by an additional epitaxial type p made in the wake of the epitaxial layer of SiC 105, the layer p then being locally etched in the area of the Schottky contact.
- peripheral protections 120 It is possible to produce these peripheral protections in the context of the present invention, without particular difficulty compared to conventional components of the vertical type.
- implanted peripheral protections 120 In FIG. 3J, implanted peripheral protections 120 have been shown in broken lines.
- the invention also allows the production of a device comprising layers of SiC epitaxially grown on a layer of SiC transferred onto a support substrate of SiC.
- a layer of SiC is transferred and bonded via a layer of silicon oxide on a support substrate in Sic.
- the epitaxy is carried out on the transferred SiC layer.
- As many layers of SiC as necessary are epitaxied.
- the structure then consists of a support substrate 101 made of SiC, an oxide layer 102, a layer of transferred SiC 103, a first layer of epitaxied SiC 104 and a second layer of epitaxied SiC 105.
- Epitaxy can be performed above 1410 ° C, typically in the range between 1400 and 1600 ° C.
- the layer of SiC 104 can be doped n + according to a doping of 10 19 atoms / cm 3 and can have a thickness of approximately 4 ⁇ m.
- the SiC 105 layer can be doped n " according to a doping of 10 16 atoms / cm 3 and can have a thickness of approximately 6 ⁇ m.
- the SiC support substrate 101 can be overdoped on the side of the interface with the oxide layer 102 to improve, for example, the ohmic contact between the metal deposit 109 and the support substrate 101 (see FIG. 3G).
- This overdoping can be carried out before assembly of the stacked structure, by epitaxy or by full-plate implantation or else by highly doped polycrystalline or amorphous deposition.
- the production method is similar to that described for the previous device with silicon support substrate. A difference nevertheless exists for the ohmic contact on the rear face.
- the metal of the ohmic contact on the back side is deposited earlier, at the same time as the ohmic contact on SiC on the front side.
- the same annealing is carried out for the ohmic contacts on the front and rear faces.
- the invention also allows the production of a device comprising layers of GaN epitaxially grown on a layer of Sic transferred onto a support substrate of SiC. For this, a layer of SiC is transferred and bonded via a layer of silicon oxide on a support substrate of SiC. The epitaxy is carried out on the transferred SiC layer. As many layers of GaN as necessary are epitaxied.
- the structure then consists of a support substrate 101 in SiC, a layer of oxide 102, a layer of transferred SiC 103, a first layer of epitaxial GaN 104 and of a second layer of epitaxial GaN 105.
- the epitaxy can be carried out by MOCVD above 1000 ° C., typically in the range between 1050 and 1150 ° C.
- the GaN layer 104 can be doped n + according to a doping of 10 19 atoms / cm 3 and can have a thickness of between approximately 1 and approximately 4 ⁇ m.
- GaN 105 can be doped n " according to a doping of 10 16 atoms / cm 3 and can have a thickness of approximately 6 ⁇ m.
- An AIN buffer layer can be interposed between the transferred SiC layer and the GaN to improve epitaxial growth.
- the support substrate 101 made of SiC can be overdoped as described above.
- the technique applied is similar to the cases described above, but with adaptations relating to ohmic contacts and GaN etchings instead of SiC.
- the invention also allows the production of a device comprising layers of GaN epitaxially grown on a layer of Si ⁇ III ⁇ transferred onto a support substrate of SiC.
- a layer of SiC is transferred and bonded via a layer of silicon oxide on a support substrate of SiC.
- the epitaxy is carried out on the transferred Si ⁇ lll ⁇ layer.
- As many layers of GaN as necessary are epitaxied.
- the structure then consists of a support substrate 101 in SiC, a layer of oxide 102, a layer of transferred Si ⁇ lll ⁇ 103, a first layer of epitaxial GaN 104 and a second layer of epitaxial GaN 105.
- the epitaxy can be carried out by MOCVD above 1000 ° C., typically in the range between 1050 and 1150 ° C.
- the layers 104 and 105 can be similar to the same layers of the previous example.
- An AIN buffer layer can also be interposed between the transferred Si ⁇ lll ⁇ layer and the GaN to improve epitaxial growth.
- the support substrate 101 in SiC can be overdoped as has already been described above.
- the thin layer of transferred semiconductor material is chosen from the following materials: SiC of polytype 3C, 4H or 6H, GaN, AIN, Si, ZnO and diamond.
- the intermediate bonding layer is made of a material chosen from Si0 2 , Si 3 N 4 and diamond.
- the electrically conductive support substrate, monocrystalline or not, is chosen from the following materials: SiC, GaN, AIN, Si, GaAs, ZnO and Ge.
- Figure 4 is a cross-sectional view of another power semiconductor device according to the invention. It is a bipolar PIN type diode.
- This device is produced on a silicon support substrate 201 supporting a transferred layer 203 of SiC made integral with the support substrate by a layer of silicon oxide 202.
- a layer of SiC 204 On the transferred layer 203 are successively epitaxied a layer of SiC 204, a layer of SiC 205 doped n "and a doped SiC layer 210 p.
- the thickness and doping of the SiC layer 205 are adapted to the desired breakdown voltage, as in the case of conventional vertical PIN diodes.
- the manufacturing process is analogous to the manufacturing process for the structures described above, the main difference being the presence of the epitaxial layer 210 made of p-type SiC on which we must make an ohmic contact 208 under the same conditions as on a vertical PIN diode.
- Figure 5 and a cross-sectional view of a semiconductor device which can be associated with a power semiconductor device according to the invention in order to produce an integrated circuit.
- a component has characteristics similar to those of the invention (vertical conduction in particular), but it does not have contact recovery on the rear face. Since the insulating layer on the support substrate is not pierced, such components remain electrically isolated from each other: several of them can therefore be integrated with a device according to the invention to form a circuit with conventional contact pickups in front and back sides of the circuit.
- a semiconductor support substrate 301 supporting a transferred layer 303 of semiconductor material is recognized, made integral with the support substrate by an electrically insulating layer 302.
- a semiconductor layer 304 for example doped n +
- a semiconductor layer 305 for example n " doped.
- the layer 305 supports a Schottky contact 308 while the layer 304 supports an ohmic contact 309.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/526,641 US20050258483A1 (en) | 2002-09-03 | 2003-09-01 | Quasi-vertical power semiconductor device on a composite substrate |
JP2004537241A JP2005537679A (ja) | 2002-09-03 | 2003-09-01 | 複合基板上の準縦型パワー半導体デバイス |
EP03780259A EP1535346A2 (fr) | 2002-09-03 | 2003-09-01 | Dispositif semiconducteur de puissance quasi-vertical sur substrat composite |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR02/10883 | 2002-09-03 | ||
FR0210883A FR2844099B1 (fr) | 2002-09-03 | 2002-09-03 | Dispositif semiconducteur de puissance quasi-vertical sur substrat composite |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004027878A2 true WO2004027878A2 (fr) | 2004-04-01 |
WO2004027878A3 WO2004027878A3 (fr) | 2004-05-06 |
Family
ID=31503070
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/FR2003/050045 WO2004027878A2 (fr) | 2002-09-03 | 2003-09-01 | Dispositif semiconducteur de puissance quasi-vertical sur substrat composite |
Country Status (6)
Country | Link |
---|---|
US (1) | US20050258483A1 (fr) |
EP (1) | EP1535346A2 (fr) |
JP (1) | JP2005537679A (fr) |
FR (1) | FR2844099B1 (fr) |
TW (1) | TW200410312A (fr) |
WO (1) | WO2004027878A2 (fr) |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7417266B1 (en) | 2004-06-10 | 2008-08-26 | Qspeed Semiconductor Inc. | MOSFET having a JFET embedded as a body diode |
US7436039B2 (en) * | 2005-01-06 | 2008-10-14 | Velox Semiconductor Corporation | Gallium nitride semiconductor device |
US8026568B2 (en) | 2005-11-15 | 2011-09-27 | Velox Semiconductor Corporation | Second Schottky contact metal layer to improve GaN Schottky diode performance |
EP1852895A1 (fr) * | 2006-05-05 | 2007-11-07 | Kinik Company | Substrat à diamant et procédé de sa fabrication |
US8138583B2 (en) * | 2007-02-16 | 2012-03-20 | Cree, Inc. | Diode having reduced on-resistance and associated method of manufacture |
US7939853B2 (en) | 2007-03-20 | 2011-05-10 | Power Integrations, Inc. | Termination and contact structures for a high voltage GaN-based heterojunction transistor |
JP2011077351A (ja) * | 2009-09-30 | 2011-04-14 | Sumitomo Electric Ind Ltd | 発光素子 |
FR2977069B1 (fr) | 2011-06-23 | 2014-02-07 | Soitec Silicon On Insulator | Procede de fabrication d'une structure semi-conductrice mettant en oeuvre un collage temporaire |
US8633094B2 (en) | 2011-12-01 | 2014-01-21 | Power Integrations, Inc. | GaN high voltage HFET with passivation plus gate dielectric multilayer structure |
US8940620B2 (en) | 2011-12-15 | 2015-01-27 | Power Integrations, Inc. | Composite wafer for fabrication of semiconductor devices |
US8928037B2 (en) | 2013-02-28 | 2015-01-06 | Power Integrations, Inc. | Heterostructure power transistor with AlSiN passivation layer |
FR3017242B1 (fr) * | 2014-02-05 | 2017-09-01 | St Microelectronics Tours Sas | Diode schottky verticale au nitrure de gallium |
JP6257459B2 (ja) * | 2014-06-23 | 2018-01-10 | 株式会社東芝 | 半導体装置及びその製造方法 |
US10600635B2 (en) * | 2017-04-20 | 2020-03-24 | Elyakim Kassel | Method and apparatus for a semiconductor-on-higher thermal conductive multi-layer composite wafer |
US10332876B2 (en) * | 2017-09-14 | 2019-06-25 | Infineon Technologies Austria Ag | Method of forming compound semiconductor body |
EP3762968A1 (fr) | 2018-03-06 | 2021-01-13 | ABB Power Grids Switzerland AG | Dispositif à semi-conducteur de forte puissance à plaque de champ et structure de terminaison mésa auto-alignées et son procédé de fabrication |
US11469333B1 (en) | 2020-02-19 | 2022-10-11 | Semiq Incorporated | Counter-doped silicon carbide Schottky barrier diode |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2681472A1 (fr) * | 1991-09-18 | 1993-03-19 | Commissariat Energie Atomique | Procede de fabrication de films minces de materiau semiconducteur. |
US5635412A (en) * | 1994-05-04 | 1997-06-03 | North Carolina State University | Methods of fabricating voltage breakdown resistant monocrystalline silicon carbide semiconductor devices |
WO1997027629A1 (fr) * | 1996-01-24 | 1997-07-31 | Cree Research, Inc. | Diode schottky a structure mesa dotee d'un anneau de garde |
DE19801999A1 (de) * | 1997-06-18 | 1998-12-24 | Mitsubishi Electric Corp | Halbleitereinrichtung und Herstellungsverfahren einer Halbleitereinrichtung |
WO2000049661A1 (fr) * | 1999-02-17 | 2000-08-24 | Koninklijke Philips Electronics N.V. | Dispositif a semi-conducteur a effet de champ a grille isolee |
US6121661A (en) * | 1996-12-11 | 2000-09-19 | International Business Machines Corporation | Silicon-on-insulator structure for electrostatic discharge protection and improved heat dissipation |
US20010034116A1 (en) * | 2000-03-22 | 2001-10-25 | Lg Electronics Inc. | Semiconductor device with schottky contact and method for forming the same |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6831331B2 (en) * | 1995-11-15 | 2004-12-14 | Denso Corporation | Power MOS transistor for absorbing surge current |
-
2002
- 2002-09-03 FR FR0210883A patent/FR2844099B1/fr not_active Expired - Fee Related
-
2003
- 2003-09-01 JP JP2004537241A patent/JP2005537679A/ja active Pending
- 2003-09-01 US US10/526,641 patent/US20050258483A1/en not_active Abandoned
- 2003-09-01 EP EP03780259A patent/EP1535346A2/fr not_active Withdrawn
- 2003-09-01 WO PCT/FR2003/050045 patent/WO2004027878A2/fr active Application Filing
- 2003-09-02 TW TW092124197A patent/TW200410312A/zh unknown
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2681472A1 (fr) * | 1991-09-18 | 1993-03-19 | Commissariat Energie Atomique | Procede de fabrication de films minces de materiau semiconducteur. |
US5635412A (en) * | 1994-05-04 | 1997-06-03 | North Carolina State University | Methods of fabricating voltage breakdown resistant monocrystalline silicon carbide semiconductor devices |
WO1997027629A1 (fr) * | 1996-01-24 | 1997-07-31 | Cree Research, Inc. | Diode schottky a structure mesa dotee d'un anneau de garde |
US6121661A (en) * | 1996-12-11 | 2000-09-19 | International Business Machines Corporation | Silicon-on-insulator structure for electrostatic discharge protection and improved heat dissipation |
DE19801999A1 (de) * | 1997-06-18 | 1998-12-24 | Mitsubishi Electric Corp | Halbleitereinrichtung und Herstellungsverfahren einer Halbleitereinrichtung |
WO2000049661A1 (fr) * | 1999-02-17 | 2000-08-24 | Koninklijke Philips Electronics N.V. | Dispositif a semi-conducteur a effet de champ a grille isolee |
US20010034116A1 (en) * | 2000-03-22 | 2001-10-25 | Lg Electronics Inc. | Semiconductor device with schottky contact and method for forming the same |
Also Published As
Publication number | Publication date |
---|---|
WO2004027878A3 (fr) | 2004-05-06 |
TW200410312A (en) | 2004-06-16 |
EP1535346A2 (fr) | 2005-06-01 |
US20050258483A1 (en) | 2005-11-24 |
FR2844099A1 (fr) | 2004-03-05 |
FR2844099B1 (fr) | 2005-09-02 |
JP2005537679A (ja) | 2005-12-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0994503B1 (fr) | Procédé de fabrication d'une structure comportant une couche mince de matériau composée de zones conductrices et de zones isolantes | |
WO2004027878A2 (fr) | Dispositif semiconducteur de puissance quasi-vertical sur substrat composite | |
EP1354346B1 (fr) | Procede de realisation d'une couche mince impliquant l'implantation d'especes gazeuses | |
EP0756322B1 (fr) | Composant semi-conducteur avec dissipateur thermique intégré | |
EP1653504A1 (fr) | Structure composite à forte dissipation thermique | |
EP3782193B1 (fr) | Procédé de fabrication d'un dispositif optoélectronique à matrice de diodes | |
FR2784800A1 (fr) | Procede de realisation de composants passifs et actifs sur un meme substrat isolant | |
EP3577683B1 (fr) | Structure pour application radiofréquence | |
FR3017242A1 (fr) | Diode schottky verticale au nitrure de gallium | |
WO2018100262A1 (fr) | Transistor à hétérojonction à structure verticale | |
EP0461967A2 (fr) | Composant semiconducteur à jonction Schottky pour amplification hyperfréquence et circuits logiques rapides, et procédé de réalisation d'un tel composant | |
EP3378098B1 (fr) | Diode a heterojonction ayant un courant de surcharge transitoire accru | |
FR2655774A1 (fr) | Perfectionnement aux transistors de puissance en materiaux iii-v sur substrat silicium et procede de fabrication. | |
EP1126515A1 (fr) | Procédé de fabrication de transistor bipolaire à double hétérojonction sur matériau III-V | |
FR2864345A1 (fr) | Realisation de la peripherie d'une diode schottky a tranchees mos | |
WO2018007711A1 (fr) | Dispositif cascode integre monolithiquement | |
FR3049761A1 (fr) | Procede de fabrication d'une structure pour former un circuit integre monolithique tridimensionnel | |
EP3594997B1 (fr) | Procede de fabrication d'au moins une structure semiconductrice comportant une etape de separation vis-a-vis du substrat de croissance | |
FR3098014A1 (fr) | Composé intermétallique | |
FR3091004A1 (fr) | Structure de type semi-conducteur pour applications digitales et radiofréquences | |
FR3076397A1 (fr) | Procede de fabrication d'un transistor | |
EP0145566B1 (fr) | Transistor de puissance à effet de champ, et procédé de réalisation de ce transistor | |
EP1575098A1 (fr) | Condensateur intégré | |
EP3939935A1 (fr) | Actuateur électromécanique nanométrique et son procédé de fabrication | |
EP4254520A1 (fr) | Diode electroluminescente a injection electrique optimisee depuis une electrode laterale |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2003780259 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004537241 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10526641 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 2003780259 Country of ref document: EP |