US8487308B2 - Thin film transistor and image display unit - Google Patents

Thin film transistor and image display unit Download PDF

Info

Publication number
US8487308B2
US8487308B2 US12/753,781 US75378110A US8487308B2 US 8487308 B2 US8487308 B2 US 8487308B2 US 75378110 A US75378110 A US 75378110A US 8487308 B2 US8487308 B2 US 8487308B2
Authority
US
United States
Prior art keywords
semiconductor layer
protective film
electrode
layer
film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US12/753,781
Other versions
US20100258805A1 (en
Inventor
Noriaki Ikeda
Kodai Murata
Manabu Ito
Chihiro Miyazaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toppan Inc
Original Assignee
Toppan Printing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toppan Printing Co Ltd filed Critical Toppan Printing Co Ltd
Assigned to TOPPAN PRINTING CO., LTD. reassignment TOPPAN PRINTING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: IKEDA, NORIAKI, ITO, MANABU, MIYAZAKI, CHIHIRO, MURATA, KODAI
Publication of US20100258805A1 publication Critical patent/US20100258805A1/en
Application granted granted Critical
Publication of US8487308B2 publication Critical patent/US8487308B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/40Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
    • H10D86/451Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs characterised by the compositions or shapes of the interlayer dielectrics
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/40Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
    • H10D86/481Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs integrated with passive devices, e.g. auxiliary capacitors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/40Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
    • H10D86/60Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices

Definitions

  • the present invention relates to a thin film transistor and an image display unit of an active matrix type.
  • liquid crystal display unit an electrophoresis display unit and an organic electroluminescence display unit of an active matrix type in which a thin film transistor array is employed are widely utilized as an image display unit.
  • Patent Document 1 As an existing display unit of an active matrix type, a display unit in which a non-single crystal silicon is used as a semiconductor material for a thin film transistor array is mainly utilized.
  • FIG. 5 is a schematic cross-sectional diagram of a thin film transistor 50 used for an existing image display unit.
  • FIG. 6 is a schematic cross-sectional diagram of an existing image display unit 40 of an active matrix type using a thin film transistor 50 .
  • the thin film transistor 50 shown in FIG. 5 will be explained below.
  • the existing thin film transistor 50 has a substrate 31 , a gate electrode 32 and a capacitor electrode 33 separately arranged on the substrate 31 , a gate insulating layer 34 formed so as to cover entire surfaces of the gate electrode 32 and the capacitor electrode 33 , a semiconductor layer 35 formed on the gate insulating layer 34 , and a source electrode 38 and a drain electrode 39 separately formed and electrically connected to the semiconductor layer 35 .
  • the thin film transistor also has a protective film 36 in some cases.
  • the gate insulating layer 34 isolates the source electrode 38 from the gate electrode 32 .
  • an electrical field may easily gather at an edge of the gate electrode 32 .
  • a tapered part of the edge of the gate electrode tends to be poorly covered by the gate insulating layer.
  • a leak current may easily occur between the gate electrode 32 and the source electrode 38 .
  • the purpose of the present invention is to provide a thin film transistor and an image display unit which can uniformly and steadily operate in which a leak current between a gate electrode and a source electrode is reduced by improving insulating properties between the gate electrode and the source electrode.
  • One embodiment of the present invention is a thin film transistor having a substrate, a gate electrode formed on the substrate, a gate insulating film, a semiconductor layer formed on the gate insulating film, a protective film formed on the semiconductor layer and the gate insulating film and having first and second opening sections which are separately and directly formed on the semiconductor layer, a source electrode formed on the protective film and electrically connected to the semiconductor layer at the first opening section of the protective film, and a drain electrode formed on the protective film and electrically connected to the semiconductor layer at the second opening section of the protective film.
  • FIG. 1 is a schematic plane view showing approximately one pixel of a thin film transistor of an embodiment of the present invention.
  • a substrate 1 , a gate insulating film 4 and a protective film 6 are not illustrated in this view.
  • FIG. 2 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor of an embodiment of the present invention.
  • A-A′ in this diagram corresponds to that of FIG. 1 .
  • FIG. 3 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor of an embodiment of the present invention.
  • A-A′ in this diagram corresponds to that of FIG. 1 .
  • FIG. 4 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit of an embodiment of the present invention.
  • FIG. 5 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor which has an existing structure of a related art of the present invention.
  • FIG. 6 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit which has an existing structure of a comparative example (a related art) of the present invention.
  • FIG. 7 is a view showing electrical current-electrical voltage properties and a gate electrical current of a thin film transistor of an embodiment of the present invention.
  • FIG. 8 is a view showing electrical current-electrical voltage properties and a gate electrical current of a thin film transistor of a comparative example of the present invention.
  • FIG. 1 is a schematic plane view showing approximately one pixel of a thin film transistor 30 of an embodiment of the present invention.
  • FIGS. 2 and 3 are schematic cross-sectional diagrams showing approximately one pixel of a thin film transistor of an embodiment of the present invention.
  • A-A′ in FIG. 1 corresponds to those of FIGS. 2 and 3 .
  • the thin film transistor 30 of the present invention has a gate electrode 2 formed on a substrate 1 , a gate insulating film 4 formed on the gate electrode 2 so as to cover the gate electrode 2 , a semiconductor layer 5 formed on the gate insulating film 4 , and a source electrode 8 and a drain electrode 9 connected to the semiconductor layer.
  • a protective film 6 is formed on the semiconductor layer.
  • the source electrode and the drain electrode are connected to the semiconductor layer through a first opening section 7 a and a second opening section 7 b of the protective film which are separately and directly arranged on the semiconductor layer.
  • the protective film located under a drain electrode 9 has a third opening section 7 c .
  • the drain electrode 9 is formed on the capacitor electrode 3 sandwiching the gate insulating film 4 therebetween.
  • a usable material is not limited to these in the present invention. The above mentioned material can be used alone or two or more materials can be stacked as a composite substrate 1 .
  • a transparent gas barrier layer (not illustrated) is preferably formed in order to improve durability of the thin film transistor.
  • a material for the gas barrier film aluminum oxide (Al 2 O 3 ), silicon oxide (SiO 2 ), silicon nitride (SiN), silicon oxynitride (SiON), silicon Carbide (SiC), diamond-like carbon or the like can be used.
  • Al 2 O 3 aluminum oxide
  • SiO 2 silicon oxide
  • SiN silicon nitride
  • SiON silicon oxynitride
  • SiC silicon Carbide
  • the gas barrier layer can be used by stacking two or more layers of the materials.
  • the gas barrier layer may be formed on only one side or both sides of the substrate formed of an organic film.
  • the gas barrier layer can be formed by a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD (Chemical Vapor Deposition) method, a hot-wire CVD method, a sol gel method or the like.
  • a usable method is not limited to these.
  • wirings of the gate electrode 2 and the capacitor electrode 3 are respectively formed on the substrate 1 .
  • the electrode part and the wiring part are not required to completely separate from each other.
  • a combination of the wiring part and the electrode part is called an electrode as a constituent element of the thin film transistor.
  • gate, source, drain and capacitor are used to describe the constituent combining the electrode and the wiring.
  • the combinations of the gate electrode-the gate wiring and the capacitor electrode-the capacitor wiring are formed in stripe shapes. Therefore, the thin film transistor array can be arranged on the lines of the gate and the capacitor.
  • an oxide material such as indium oxide (In 2 O 3 ), tin oxide (SnO 2 ), zinc oxide (ZnO), cadmium oxide (CdO), indium cadmium oxide (CdIn 2 O 4 ), cadmium tin oxide (Cd 2 SnO 4 ), zinc tin oxide (Zn 2 SnO 4 ) or Indium zinc oxide (In—Zn—O) can be used.
  • an oxide material in which an impurity is doped in order to improve properties such as electrical properties, optical properties and chemical resistance properties can also be preferably used.
  • a material consisted of indium oxide doped with tin (Sn), molybdenum (Mo) or titanium (Ti) a material consisted of tin oxide doped with antimony (Sb) or fluorine (F)
  • a material consisted of zinc oxide doped with indium, aluminum or gallium (Ga) or the like can be used.
  • indium tin oxide consisted of indium oxide doped with tin (Sn) is preferably used among the above mentioned materials in terms of its excellent transparency and high resistivity.
  • a stacked layer having the above mentioned conductive oxide material and a metal thin film such as gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chrome (Cr), aluminum (Al), nickelic (Ni), tungsten (W), platinum (Pt) or titanium (Ti) can also be used.
  • a metal thin film such as gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chrome (Cr), aluminum (Al), nickelic (Ni), tungsten (W), platinum (Pt) or titanium (Ti)
  • a three-layer structure in which a conductive oxide thin film/a metal thin film/a conductive oxide thin film are stacked in this order can be preferably used.
  • the metal thin film layer is preferably as thin as possible in order that visibility of the display unit is not interrupted by light reflection or light absorption of the metal thin film layer.
  • the thickness of the metal thin film layer is preferably equal to more than 1 nm and equal or less than 20 nm.
  • an oxide conductive material such as PEDOT (poly(3,4-ethylenedioxythiophene)) or the like can also be preferably used.
  • a metal material having a light blocking effect can be used.
  • the above described metal such as gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chrome (Cr), aluminum (Al), nickelic (Ni), tungsten (W), platinum (Pt) or titanium (Ti) can be used.
  • a material having a light blocking effect can be used only for one part of the electrodes and of the wirings.
  • the gate and the source when the gate and the source are formed in an area other than a display area such as a black matrix area, the gate and the source can be formed of the metal material having the light blocking effect.
  • the respective electrodes and the respective wirings may be formed of the same material or different materials and may have the same stacked structure or different stacked structures.
  • the gate-the capacitor, and the source-the drain are preferably formed of the same material or preferably have the same stacked structure in order to reduce the number of manufacturing processes.
  • the respective electrodes and wirings can be formed by a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, a hot-wire CVD method, a screen printing method, a relief printing method, an ink jet method or the like.
  • a usable method is not limited to these and heretofore known general methods can be used. Patterning can be carried out, for example, by forming the protective film on a pattern formation area by a photolithographic method and by removing unnecessary parts by etching.
  • a usable method is also not limited to there and heretofore known general patterning methods can be used.
  • the gate insulating layer 4 is formed so as to cover the gate electrode.
  • the gate insulating layer 4 can be formed on the entire surface of the substrate.
  • an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate, such as PMMA (polymethylmethacrylate) or the like, PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, polyvinyl alcohol or the like can be used.
  • a usable material is not limited to these.
  • a resistivity of an insulating material is preferably equal to or more than 10 11 ⁇ cm, more preferably equal to or more than 10 14 ⁇ cm in order to control a gate leak current.
  • the gate insulating film 4 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, or a hot-wire CVD method or a wet film-formation method such as a spin coating method, a dip coating method or a screen printing method or the like depending on a material for the gate insulating film 4 .
  • the gate insulating film 4 can be a single layer or a multi-layer in which two or more layers are stacked.
  • the gate insulating film 4 may be a layer which has a composition sloping toward growth direction of the film.
  • the semiconductor layer 5 is formed on the insulating film 4 where the gate electrode 2 is formed directly underneath, as shown in FIGS. 1-3 .
  • non-single crystal silicon an organic compound or metal oxide can be used.
  • an oxide semiconductor material which has metal oxide as a main component can be used.
  • oxide semiconductor material zinc oxide (ZnO), indium oxide (InO), indium zinc oxide (In—Zn—O), tin oxide (SnO), tungsten oxide (WO), indium gallium zinc oxide (In—Ga—Zn—O) or the like which includes one or more elements among zinc (Zn), indium (In), tin (Sn), tungsten (W), magnesium (Mg) and gallium can be used.
  • a Structure of these materials may be single crystal, multicrystal, micro crystal, mixed crystal of crystal/amorphous, nanocrystal scattering amorphous or amorphous.
  • the semiconductor layer when there is no necessity for the semiconductor layer to be transparent, as other inorganic materials which can be used, a silicon semiconductor such as hydrogenated amorphous silicon, microcrystal silicon, multicrystal silicon or single crystal silicon can be exemplified.
  • the inorganic material such as the above described oxide semiconductor or the silicon semiconductor can be formed by a CVD method, a sputtering method, a pulsed laser deposition method, a vacuum deposition method or a sol gel method.
  • a CVD method a hot wire CVD method and a plasma CVD method can be exemplified.
  • a sputtering method a RF magnetron sputtering method and a DC sputtering method can be exemplified.
  • a vacuum deposition method a heating deposition, an electron beam deposition and an ion plating method can be exemplified.
  • a usable method is not limited to these.
  • the semiconductor layer formed of an organic material a low molecule organic semiconductor such as tetracene, pentacene, oligothiophene derivatives, phthalocyanine type or perylene derivative or a high molecule organic semiconductor such as polyfluorene, polyphenylenevinylene or polytriallylamine can be exemplified.
  • a usable material is not limited to these. These materials can be formed and patterned by each printing method such as a relief printing method, an off-set printing method, a screen printing method or an ink-jet method.
  • a thickness of the semiconductor layer 5 is preferably equal to or more than 20 nm.
  • the protective film 6 is formed as shown in FIGS. 2 and 3 .
  • the protective film 6 is formed so as to at least cover the semiconductor layer 5 in order to protect the semiconductor layer 5 at the time of patterning the source electrode 8 and the drain electrode 9 .
  • the respective electrodes and the semiconductor layer 5 are in touch with one another only at opening sections 7 a and 7 b .
  • the protective film 6 is formed on the entire surface of the substrate 1 and has an opening section only at a predetermined part such as an opening section 7 c . Therefore, sealing properties can be improved.
  • the protective film 6 in the embodiment of the present invention is formed so as to at least cover the semiconductor layer 5 , the semiconductor layer 5 can be protected from influence of the outside.
  • the protective film 6 is preferably formed on the entire surface of a pixel area and has opening sections only at predetermined parts in order to improve sealing properties.
  • insulating properties can be improved by forming a thickness of the insulating film so as to be substantially thick between the gate electrode and the source electrode/the drain electrode.
  • a leak current and a parasitic capacity that may occur between the gate electrode and the source electrode/the drain electrode can be reduced.
  • a third opening section 7 c may be formed between the capacitor electrode 3 and the drain electrode 9 in order not to damage an electrostatic capacity.
  • a shape of the protective film 6 is preferably formed such that the edge parts of opening sections are in a forward tapered shape.
  • the edge parts of the opening sections of the protective film 6 have a blunt angle.
  • the source electrode and the drain electrode can be formed on uneven parts of the edge parts of the opening sections without disconnecting even by a film-formation method having a high linearity.
  • the protective film in the forward tapered shape, when the protective film is formed of a resin compound, a material having a thermal reflow property or the like can be used and when the protective film is formed of a photosensitive material, a proximity exposure or the like can be used. By using these materials, the forward tapered shape can be easily formed.
  • the protective film 6 when the protective film 6 is formed of an inorganic material, the tapered shape can be controlled by controlling etching conditions by a reactive ion etching method (RIE) or the like.
  • RIE reactive ion etching method
  • an inorganic insulating material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate such as PMMA (polymethylmethacrylate), or an organic insulating material such as PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy or polyvinylphenol can be used.
  • a usable material is not limited to these.
  • a material in which an inorganic insulating material is mixed with an organic insulating material can be used.
  • a resistivity of the protective film 6 is preferably equal to or more than 10 11 ⁇ cm, more preferably equal to or more than 10 14 ⁇ cm in order not to electrically effect the semiconductor layer of the thin film transistor of the present invention.
  • the protective film 6 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method or a hot-wire CVD method, or a wet film-formation method such as a spin-coating method, a dip-coating method or a screen printing method depending on its material.
  • the protective film 6 may be formed by o manufacturing method or multiple manufacturing methods and may have a multilayer structure in which two or more layers are stacked as described below.
  • the protective film 6 Since the protective film 6 is formed before the source electrode and the drain electrode, the protective film works as an etching stopper. Hence, the source electrode 8 and the drain electrode 9 can be formed without damaging a channel part of the semiconductor layer 5 . Further, before the source electrode and the drain electrode are formed, a surface processing can be performed on an exposed area of the semiconductor layer 6 . The surface processing is carried out after the opening sections of the protective film 6 are formed and the connection parts of the semiconductor layer and the source electrode/the drain electrode are exposed. Therefore, the surface processing can be performed only on connection parts.
  • a contact resistance of the semiconductor layer 5 and the source electrode 8 /the drain electrode 9 can be reduced by injecting an ion into a part where the electrodes make contacts.
  • the semiconductor layer 5 is formed of a metal oxide material
  • conductive properties of the connection parts where the exposed semiconductor layer 5 and the source electrode 8 /the drain electrode 9 make contacts can be improved by irradiating only the connection parts with plasma using a gas such as Ar, He or hydrogen while the channel parts of the semiconductor layer 5 are protected.
  • the contact resistance of the semiconductor layer 5 and the source electrode 8 /the drain electrode 9 can be reduced.
  • the protective film is patterned using plasma such as RIE, the surface processing can be performed without increasing the manufacturing process, because the plasma irradiation can be continuously carried out on the connection parts of the semiconductor layer 5 .
  • the protective film 6 may have a multilayer structure.
  • an under protective film 6 a can be easily patterned by using an upper protective film 6 b as an etching stopper or a resist.
  • an organic insulating material used as the etching stopper or the resist for patterning the under protective film 6 a can be used for the upper protective film 6 b as the material is not removed.
  • the under protective film 6 a is formed on the entire surface of the substrate.
  • the upper protective film 6 b is formed and patterned thereon.
  • the upper protective film 6 b When the upper protective film 6 b is patterned, degradation in the semiconductor layer caused by a developer used in a photolithographic process or etching can be prevented because of the under protective film 6 a .
  • a part of the under protective film 6 a which is not covered with the upper protective film 6 b is removed using the protective film 6 b as an etching stopper or a resist.
  • an organic insulating material which may be easily patterned is preferably used for the upper protective film 6 b .
  • an inorganic insulating material having an excellent barrier property and a excellent durability in particular metal oxide (including oxynitride) or metal nitride, can be preferably used.
  • semiconductor properties are significantly influenced by a composition of the protective film which covers the surface of the semiconductor layer.
  • a forming method and a material for the upper protective film 6 b become more flexible and further, the properties of the semiconductor layer can be maintained and improved because of the under protective film 6 a .
  • a metal nitride insulating material having excellent barrier properties such as silicon nitride or silicon oxynitride or a metal oxide insulating material having an effect of doping a carrier into the semiconductor layer 5 such as silicon oxide, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide or silicon oxynitride can be exemplified.
  • the metal oxide insulating material is used for the under protective film 6 a which is in touch with the semiconductor layer 5 , the TFT properties can be improved by changing a carrier concentration of the semiconductor layer, as an oxygen concentration in the protective film is controlled by controlling oxygen partial pressure at the time of forming the film.
  • the protective film having a multilayer structure can be easily formed by the above described process.
  • the protective film 6 b can further be a multilayer and have a multi-layer structure.
  • the metal oxide insulating material capable of controlling the semiconductor properties may be used for the layer having contact with the semiconductor layer 5 and the metal nitride insulating material having excellent barrier properties may be used for the layer thereon.
  • the source and the drain are formed.
  • a film of a conductive material of a wiring material and an electrode material is formed on the entire surface of the substrate and covers the substrate including the protective film 6 .
  • the source electrode and the drain electrode are patterned so as to respectively cover the exposed part of the semiconductor layer 5 at opening sections 7 a and 7 b of the protective film 6 and be electrically connected to the semiconductor layer 5 .
  • a manufacturing method and a material for the source and the drain are as described above.
  • the drain electrode is also formed on the opening section 7 c of the protective film which is directly arranged on the capacitor electrode.
  • FIG. 4 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit of an embodiment of the present invention.
  • the image display unit 20 of the present invention has an inter-layer insulating film 10 and a pixel electrode 11 on the thin film transistor shown in FIGS. 2 and 3 .
  • the image display unit has a structure where an display element 12 is sandwiched between the pixel electrode and a counter substrate 14 having a counter electrode 13 .
  • the drain electrode 9 and the pixel electrode are connected sandwiching the inter-layer insulating film 10 therebetween.
  • the image display unit having the thin film transistor 30 of the present invention is not limited to the structure of FIG. 4 .
  • an image display unit may have a structure in which a drain electrode also serves as a pixel electrode and a display element is sandwiched between the drain electrode and a counter electrode without an inter-layer insulating film.
  • the inter-layer insulating film 10 which isolates the source electrode 8 and the pixel electrode 11 is formed on the substrate on which the source and the drain are formed such that the image display unit having the thin film transistor of the embodiment of the present invention can be manufactured.
  • an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate such as PMMA (polymethylmethacrylate) or the like, PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol or the like can be used.
  • a resistivity of the inter-layer insulating film 10 is preferably equal to or more than 10 11 ⁇ cm, more preferably equal to or more than 10 14 ⁇ cm such that the inter-layer insulating film 10 can isolate the source electrode 8 and the pixel electrode 11 .
  • the inter-layer insulating film can be formed of the same material used for the gate insulating film 4 or of a different material.
  • the inter-layer insulating film may be a layer which has a composition sloping toward growth direction of the film.
  • the inter-layer insulating film can be a multilayer in which two or more layers are stacked.
  • the inter-layer insulating film 10 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, a hot-wire CVD method or a wet film-formation method such as a spin-coating method, a dip-coating method or a screen printing method depending on its material.
  • a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, a hot-wire CVD method or a wet film-formation method such as a spin-coating method, a dip-coating method or a screen printing method depending on its material.
  • the inter-layer insulating film 10 has an opening section on the drain electrode 9 and the drain electrode 9 can be connected to the pixel electrode 11 .
  • the opening section can be formed by a heretofore known method such as a photolithography method or etching after or at the time of forming the inter-layer insulating film 10 .
  • the pixel electrode can also be formed on the source electrode because of the inter-layer insulating film 10 . Therefore, an aperture ratio of the image display unit can be improved.
  • the pixel electrode 11 is formed by forming a film of a conductive material on the inter-layer insulating film 10 and patterning the film in the predetermined pixel shape. Conduction between the drain electrode and the pixel electrode can be obtained by forming the pixel electrode on the opening section of the inter-layer insulating film where the drain electrode is exposed as shown in FIG. 4 .
  • the image display unit of the present invention shown in FIG. 4 can be obtained by forming the display element 12 , the counter electrode 13 and the counter substrate 14 in this order on the pixel electrode 11 .
  • the display element an electrophoresis display medium (electronic paper), a liquid crystal display medium, an organic electroluminescence, an inorganic electroluminescence or the like can be exemplified.
  • a method for staking the display element 12 , the counter electrode 13 and the counter substrate 14 can be arbitrarily selected according to a kind of the display element.
  • a method in which a laminated body of the counter substrate 14 , the counter electrode 13 and the display element 12 is adhered to the pixel electrode a method in which the display element, the counter electrode and the counter substrate are stacked in this order on the pixel electrode or the like can be used.
  • the present invention can provide the thin film transistor and the image display unit which can steadily operate.
  • the present inventors manufactured an image display unit using In—Ga—Zn—O series oxide as a material for a semiconductor layer 5 and silicon oxynitride (SiON) as a protective film 6 . Then, the present inventors observed a leak current between a gate electrode 2 and a source electrode 8 which sandwich a gate insulating film 4 .
  • the image display unit 20 shown in FIG. 4 was manufactured as an example of the present invention.
  • Alkali-free glass 1737 manufactured by Corning was used as a substrate 1 .
  • a film of ITO was formed so as to have a thickness of 100 nm on the substrate 1 by a DC magnetron sputtering method and patterned in a predetermined shape by a photolithography method.
  • the resist pattern of the predetermined shape was formed by exposing and developing the film with an alkaline developer. Further, etching was performed on the film with an ITO etchant and an unnecessary part of ITO was solved. Thereafter, the photoresist was removed using a resist abrasion liquid and the gate electrode 2 and the capacitor electrode 3 are formed in the predetermined shape. (This kind of patterning method is hereinafter omitted as a photolithography method)
  • a gate insulating film 4 was formed by forming a film of silicon oxynitride (SiON) with a thickness of 300 nm by a RF magnetron sputtering method on the entire surface of the substrate on which the gate electrode 2 and the capacitor electrode 3 were formed.
  • a film of indium gallium zinc oxide (In—Ga—Zn—O) was formed so as to have a thickness of 40 nm by a RF magnetron sputtering method on the gate insulating film 4 .
  • a semiconductor layer 5 was formed by patterning the film by the photolithography method which was utilized for forming the gate electrode 2 and the capacitor electrode 3 .
  • a film of SiON with a thickness of 100 nm was formed as a protective film 6 on the semiconductor layer 5 by a RF magnetron sputtering method. After a photosensitive positive type resist was applied thereon, the film was exposed and developed. Then, the SiON film was etched by a reactive ion etching method using carbon tetrafluoride. Thereafter, the resist pattern was removed using an abrasion liquid. Thus, opening sections 7 a and 7 b which serve as connection parts of the semiconductor layer 5 and a source electrode 8 /a drain electrode 9 are formed. In addition, an opening section 7 c was formed without damaging an electrostatic capacity between the capacitor electrode 3 and the drain electrode 9 .
  • a film of ITO was formed so as to have a thickness of 100 nm by a DC magnetron sputtering method.
  • the source electrode 8 and the drain electrode 9 were formed by patterning the film in a predetermined shape by the photolithography method.
  • a film of ITO with a thickness of 100 nm was formed thereon by a DC magnetron sputtering method.
  • a pixel electrode 11 was formed by patterning the film by the photolithography method.
  • the image display unit 40 shown in FIG. 6 was manufactured as a comparative example.
  • Alkali-free glass 1737 manufactured by Corning was used as a substrate 11 .
  • a film of ITO was formed so as to have a thickness of 100 nm on the substrate 1 by a DC magnetron sputtering method.
  • a gate electrode 32 and a capacitor electrode 33 were formed by patterning the film in the predetermined shape by the photolithography method.
  • a gate insulating film 34 was formed by forming a film of silicon oxynitride (SiON) with a thickness of 300 nm by a RF magnetron sputtering method on the entire surface of the substrate on which the gate electrode 32 and the capacitor electrode 33 were formed.
  • SiON silicon oxynitride
  • a film of indium gallium zinc oxide (In—Ga—Zn—O) was formed so as to have a thickness of 40 nm on the gate insulating film 34 by a RF magnetron sputtering method. Then, a semiconductor layer 35 was formed by patterning the film using the photolithography method.
  • a negative type photo-resist was applied to the substrate 11 on which the semiconductor layer 35 was formed and the resist was exposed and developed. Then, a resist pattern having a predetermined shape was formed and a film of ITO with a thickness of 100 nm was formed by a DC magnetron sputtering method. Thereafter, the source electrode 38 and the drain electrode 39 were formed by perfuming a liftoff for unnecessary parts of the photoresist and the ITO.
  • a SiON film with a thickness of 100 nm was formed by a RF magnetron sputtering method.
  • a protective film 36 was formed by patterning the SiOn film by the photolithography method and an active ion etching method.
  • a film of ITO with a thickness of 100 nm was formed thereon by a DC magnetron sputtering method. Then, a pixel electrode 42 was formed by patterning the film by the photolithography method.
  • FIG. 7 is a view showing a transfer property (Id/A) and a gate electrical current (
  • FIG. 8 is a view showing a transfer property (Id/A) and a gate electrical current (
  • a magnitude of the gate electrical current shows a magnitude of a leak current of the gate electrode.
  • the properties of the thin film transistors of the image display units of the example and the comparative example are compared. It could be seen that the gate electrical current (the leak current) indicated by a right arrow was decreased and excellent properties was be obtained in the thin film transistor of the image display unit of the example. In addition, excellent image could be displayed in the image display unit of the present invention.

Landscapes

  • Thin Film Transistor (AREA)
  • Liquid Crystal (AREA)
  • Electroluminescent Light Sources (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)

Abstract

One embodiment of the present invention is a thin film transistor having a substrate, a gate electrode formed on the substrate, a gate insulating film, a semiconductor layer formed on the gate insulating film, a protective film formed on the semiconductor layer and the gate insulating film and having first and second opening sections which are separately and directly formed on the semiconductor layer, a source electrode formed on the protective film and electrically connected to the semiconductor layer at the first opening section of the protective film, and a drain electrode formed on the protective film and electrically connected to the semiconductor layer at the second opening section of the protective film.

Description

CROSS REFERENCE TO RELATED APPLICATION
This application is based on and claims the benefit of priority from the Japanese Patent Application number 2009-096113, filed on Apr. 10, 2009 and the Japanese Patent Application number 2010-001816, filed on Jan. 7, 2010; the entire contents of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION Field of the Invention
The present invention relates to a thin film transistor and an image display unit of an active matrix type.
In recent years, a liquid crystal display unit, an electrophoresis display unit and an organic electroluminescence display unit of an active matrix type in which a thin film transistor array is employed are widely utilized as an image display unit.
As an existing display unit of an active matrix type, a display unit in which a non-single crystal silicon is used as a semiconductor material for a thin film transistor array is mainly utilized. (Patent Document 1)
Here, FIG. 5 is a schematic cross-sectional diagram of a thin film transistor 50 used for an existing image display unit. FIG. 6 is a schematic cross-sectional diagram of an existing image display unit 40 of an active matrix type using a thin film transistor 50. The thin film transistor 50 shown in FIG. 5 will be explained below.
As shown in FIG. 5, the existing thin film transistor 50 has a substrate 31, a gate electrode 32 and a capacitor electrode 33 separately arranged on the substrate 31, a gate insulating layer 34 formed so as to cover entire surfaces of the gate electrode 32 and the capacitor electrode 33, a semiconductor layer 35 formed on the gate insulating layer 34, and a source electrode 38 and a drain electrode 39 separately formed and electrically connected to the semiconductor layer 35. Further, the thin film transistor also has a protective film 36 in some cases.
In the thin film transistor 50 having an existing structure, the gate insulating layer 34 isolates the source electrode 38 from the gate electrode 32. However, an electrical field may easily gather at an edge of the gate electrode 32. Further, a tapered part of the edge of the gate electrode tends to be poorly covered by the gate insulating layer. Thus, a leak current may easily occur between the gate electrode 32 and the source electrode 38.
The purpose of the present invention is to provide a thin film transistor and an image display unit which can uniformly and steadily operate in which a leak current between a gate electrode and a source electrode is reduced by improving insulating properties between the gate electrode and the source electrode.
  • Patent Document 1: JP-A 2002-353463
SUMMARY OF THE INVENTION
One embodiment of the present invention is a thin film transistor having a substrate, a gate electrode formed on the substrate, a gate insulating film, a semiconductor layer formed on the gate insulating film, a protective film formed on the semiconductor layer and the gate insulating film and having first and second opening sections which are separately and directly formed on the semiconductor layer, a source electrode formed on the protective film and electrically connected to the semiconductor layer at the first opening section of the protective film, and a drain electrode formed on the protective film and electrically connected to the semiconductor layer at the second opening section of the protective film.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a schematic plane view showing approximately one pixel of a thin film transistor of an embodiment of the present invention. A substrate 1, a gate insulating film 4 and a protective film 6 are not illustrated in this view.
FIG. 2 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor of an embodiment of the present invention. A-A′ in this diagram corresponds to that of FIG. 1.
FIG. 3 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor of an embodiment of the present invention. A-A′ in this diagram corresponds to that of FIG. 1.
FIG. 4 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit of an embodiment of the present invention.
FIG. 5 is a schematic cross-sectional diagram showing approximately one pixel of a thin film transistor which has an existing structure of a related art of the present invention.
FIG. 6 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit which has an existing structure of a comparative example (a related art) of the present invention.
FIG. 7 is a view showing electrical current-electrical voltage properties and a gate electrical current of a thin film transistor of an embodiment of the present invention.
FIG. 8 is a view showing electrical current-electrical voltage properties and a gate electrical current of a thin film transistor of a comparative example of the present invention.
  • 1 is a substrate,
  • 2 is a gate electrode,
  • 3 is a capacitor electrode,
  • 4 is a gate insulating film,
  • 5 is a semiconductor layer.
  • 6 is a protective film,
  • 6 a is an under protective film,
  • 6 b is an upper protective film,
  • 7 a is a first opening section of a protective film,
  • 7 b is a second opening section of a protective film,
  • 7 c is a third opening section of a protective film,
  • 8 is a source electrode,
  • 9 is a drain electrode,
  • 10 is an inter-layer insulating film,
  • 11 is a pixel electrode,
  • 12 is a display element,
  • 13 is a counter electrode,
  • 14 is a counter substrate,
  • 20 is an image display unit,
  • 30 is a thin film transistor,
  • 31 is a substrate,
  • 32 is a gate electrode,
  • 33 is a capacitor electrode,
  • 34 is a gate insulating layer,
  • 35 is a semiconductor layer,
  • 36 is a protective film,
  • 38 is a source electrode,
  • 39 is a drain electrode,
  • 41 is inter-layer insulating film,
  • 42 is a pixel electrode,
  • 43 is a display element,
  • 44 is a common electrode
  • 45 is a front substrate,
  • 40 is an image display unit,
  • 50 is a thin film transistor.
DETAILED DESCRIPTION OF THE INVENTION
The embodiments of the present invention will be explained below referring the diagrams. The same constituent elements have the same identical signs in the embodiments and therefore duplicative explanations between the embodiments are omitted.
FIG. 1 is a schematic plane view showing approximately one pixel of a thin film transistor 30 of an embodiment of the present invention. FIGS. 2 and 3 are schematic cross-sectional diagrams showing approximately one pixel of a thin film transistor of an embodiment of the present invention. A-A′ in FIG. 1 corresponds to those of FIGS. 2 and 3. The thin film transistor 30 of the present invention has a gate electrode 2 formed on a substrate 1, a gate insulating film 4 formed on the gate electrode 2 so as to cover the gate electrode 2, a semiconductor layer 5 formed on the gate insulating film 4, and a source electrode 8 and a drain electrode 9 connected to the semiconductor layer. In addition, a protective film 6 is formed on the semiconductor layer. Furthermore, the source electrode and the drain electrode are connected to the semiconductor layer through a first opening section 7 a and a second opening section 7 b of the protective film which are separately and directly arranged on the semiconductor layer. The protective film located under a drain electrode 9 has a third opening section 7 c. The drain electrode 9 is formed on the capacitor electrode 3 sandwiching the gate insulating film 4 therebetween.
Respective constituents of the present invention will be explained in detail below in line with a method for manufacturing an image display unit.
As a material for the substrate 1 in the embodiment of the present invention, in particular, polymethylmethacrylate, polyacrylates, polycarbonate, polystyrene, poly(ethylenesulfide), polyethersulfone, polyolefin, polyethylene terephthalate, polyethylene naphthalate, cycloolefin polymers, triacetylcellulose, a polyvinyl fluoride film, an ethylene-tetrafluoroethylene copolymer resin, weather-resistant polyethylene terephthalate, weather-resistant polypropylene, a fiberglass reinforced acrylate resin film, fiberglass reinforced polycarbonate, transparent polyimide, a fluorine series resin, a cyclic polyolefin series resin, a glass, a quartz or the like can be used. However, a usable material is not limited to these in the present invention. The above mentioned material can be used alone or two or more materials can be stacked as a composite substrate 1.
When the substrate 1 in the embodiment of the present invention is an organic film, a transparent gas barrier layer (not illustrated) is preferably formed in order to improve durability of the thin film transistor. As a material for the gas barrier film, aluminum oxide (Al2O3), silicon oxide (SiO2), silicon nitride (SiN), silicon oxynitride (SiON), silicon Carbide (SiC), diamond-like carbon or the like can be used. However, a usable material is not limited to these. In addition, the gas barrier layer can be used by stacking two or more layers of the materials. The gas barrier layer may be formed on only one side or both sides of the substrate formed of an organic film. The gas barrier layer can be formed by a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD (Chemical Vapor Deposition) method, a hot-wire CVD method, a sol gel method or the like. However, a usable method is not limited to these.
First, wirings of the gate electrode 2 and the capacitor electrode 3 are respectively formed on the substrate 1. The electrode part and the wiring part are not required to completely separate from each other. Particularly, in the present invention, a combination of the wiring part and the electrode part is called an electrode as a constituent element of the thin film transistor. In addition, when there is no necessity to distinguish the wiring from the electrode, gate, source, drain and capacitor are used to describe the constituent combining the electrode and the wiring.
In the thin film transistor 30 of the present invention shown in FIG. 1, the combinations of the gate electrode-the gate wiring and the capacitor electrode-the capacitor wiring are formed in stripe shapes. Therefore, the thin film transistor array can be arranged on the lines of the gate and the capacitor.
As a material for the respective electrodes (the gate electrode 2, the source electrode 8, the drain electrode 9, the capacitor electrode 3 and a pixel electrode 11) and the wirings connected to the respective electrodes, an oxide material such as indium oxide (In2O3), tin oxide (SnO2), zinc oxide (ZnO), cadmium oxide (CdO), indium cadmium oxide (CdIn2O4), cadmium tin oxide (Cd2SnO4), zinc tin oxide (Zn2SnO4) or Indium zinc oxide (In—Zn—O) can be used. In addition to thus, an oxide material in which an impurity is doped in order to improve properties such as electrical properties, optical properties and chemical resistance properties can also be preferably used. For example, a material consisted of indium oxide doped with tin (Sn), molybdenum (Mo) or titanium (Ti), a material consisted of tin oxide doped with antimony (Sb) or fluorine (F), and a material consisted of zinc oxide doped with indium, aluminum or gallium (Ga) or the like can be used. In particular, indium tin oxide consisted of indium oxide doped with tin (Sn) is preferably used among the above mentioned materials in terms of its excellent transparency and high resistivity.
Moreover, a stacked layer having the above mentioned conductive oxide material and a metal thin film such as gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chrome (Cr), aluminum (Al), nickelic (Ni), tungsten (W), platinum (Pt) or titanium (Ti) can also be used. In this case, in order to prevent a metal material from oxidation and time degradation, particularly, a three-layer structure in which a conductive oxide thin film/a metal thin film/a conductive oxide thin film are stacked in this order can be preferably used. The metal thin film layer is preferably as thin as possible in order that visibility of the display unit is not interrupted by light reflection or light absorption of the metal thin film layer. In particular, the thickness of the metal thin film layer is preferably equal to more than 1 nm and equal or less than 20 nm.
Furthermore, an oxide conductive material such as PEDOT (poly(3,4-ethylenedioxythiophene)) or the like can also be preferably used.
When transparency is not required, a metal material having a light blocking effect can be used. In particular, the above described metal such as gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chrome (Cr), aluminum (Al), nickelic (Ni), tungsten (W), platinum (Pt) or titanium (Ti) can be used.
In addition, a material having a light blocking effect can be used only for one part of the electrodes and of the wirings. For example, in the image display unit of the present invention, when the gate and the source are formed in an area other than a display area such as a black matrix area, the gate and the source can be formed of the metal material having the light blocking effect.
The respective electrodes and the respective wirings may be formed of the same material or different materials and may have the same stacked structure or different stacked structures. However, the gate-the capacitor, and the source-the drain are preferably formed of the same material or preferably have the same stacked structure in order to reduce the number of manufacturing processes.
The respective electrodes and wirings can be formed by a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, a hot-wire CVD method, a screen printing method, a relief printing method, an ink jet method or the like. However, a usable method is not limited to these and heretofore known general methods can be used. Patterning can be carried out, for example, by forming the protective film on a pattern formation area by a photolithographic method and by removing unnecessary parts by etching. However, a usable method is also not limited to there and heretofore known general patterning methods can be used.
Next, the gate insulating layer 4 is formed so as to cover the gate electrode. The gate insulating layer 4 can be formed on the entire surface of the substrate. As a material for the gate insulating layer 4 of the embodiment of the present invention, an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate, such as PMMA (polymethylmethacrylate) or the like, PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, polyvinyl alcohol or the like can be used. However, a usable material is not limited to these. A resistivity of an insulating material is preferably equal to or more than 1011 Ωcm, more preferably equal to or more than 1014 Ωcm in order to control a gate leak current.
The gate insulating film 4 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, or a hot-wire CVD method or a wet film-formation method such as a spin coating method, a dip coating method or a screen printing method or the like depending on a material for the gate insulating film 4. The gate insulating film 4 can be a single layer or a multi-layer in which two or more layers are stacked. In addition, the gate insulating film 4 may be a layer which has a composition sloping toward growth direction of the film.
Next, the semiconductor layer 5 is formed on the insulating film 4 where the gate electrode 2 is formed directly underneath, as shown in FIGS. 1-3.
As the semiconductor layer 5 in the embodiment of the present invention, non-single crystal silicon, an organic compound or metal oxide can be used.
As the semiconductor layer 5 in the embodiment of the present invention, an oxide semiconductor material which has metal oxide as a main component can be used. As the oxide semiconductor material, zinc oxide (ZnO), indium oxide (InO), indium zinc oxide (In—Zn—O), tin oxide (SnO), tungsten oxide (WO), indium gallium zinc oxide (In—Ga—Zn—O) or the like which includes one or more elements among zinc (Zn), indium (In), tin (Sn), tungsten (W), magnesium (Mg) and gallium can be used.
A Structure of these materials may be single crystal, multicrystal, micro crystal, mixed crystal of crystal/amorphous, nanocrystal scattering amorphous or amorphous.
Furthermore, when there is no necessity for the semiconductor layer to be transparent, as other inorganic materials which can be used, a silicon semiconductor such as hydrogenated amorphous silicon, microcrystal silicon, multicrystal silicon or single crystal silicon can be exemplified.
The inorganic material such as the above described oxide semiconductor or the silicon semiconductor can be formed by a CVD method, a sputtering method, a pulsed laser deposition method, a vacuum deposition method or a sol gel method. As a CVD method, a hot wire CVD method and a plasma CVD method can be exemplified. As a sputtering method, a RF magnetron sputtering method and a DC sputtering method can be exemplified. As a vacuum deposition method, a heating deposition, an electron beam deposition and an ion plating method can be exemplified. However, a usable method is not limited to these.
In addition, as the semiconductor layer formed of an organic material, a low molecule organic semiconductor such as tetracene, pentacene, oligothiophene derivatives, phthalocyanine type or perylene derivative or a high molecule organic semiconductor such as polyfluorene, polyphenylenevinylene or polytriallylamine can be exemplified. However, a usable material is not limited to these. These materials can be formed and patterned by each printing method such as a relief printing method, an off-set printing method, a screen printing method or an ink-jet method. Further, a thickness of the semiconductor layer 5 is preferably equal to or more than 20 nm.
Next, the protective film 6 is formed as shown in FIGS. 2 and 3. The protective film 6 is formed so as to at least cover the semiconductor layer 5 in order to protect the semiconductor layer 5 at the time of patterning the source electrode 8 and the drain electrode 9. The respective electrodes and the semiconductor layer 5 are in touch with one another only at opening sections 7 a and 7 b. Further, the protective film 6 is formed on the entire surface of the substrate 1 and has an opening section only at a predetermined part such as an opening section 7 c. Therefore, sealing properties can be improved.
In other words, since the protective film 6 in the embodiment of the present invention is formed so as to at least cover the semiconductor layer 5, the semiconductor layer 5 can be protected from influence of the outside. In particular, the protective film 6 is preferably formed on the entire surface of a pixel area and has opening sections only at predetermined parts in order to improve sealing properties. In addition, insulating properties can be improved by forming a thickness of the insulating film so as to be substantially thick between the gate electrode and the source electrode/the drain electrode. Thus, a leak current and a parasitic capacity that may occur between the gate electrode and the source electrode/the drain electrode can be reduced. Further, when a capacitor electrode 3 is arranged, a third opening section 7 c may be formed between the capacitor electrode 3 and the drain electrode 9 in order not to damage an electrostatic capacity.
A shape of the protective film 6 is preferably formed such that the edge parts of opening sections are in a forward tapered shape. By forming the edge parts in the forward tapered shape, the edge parts of the opening sections of the protective film 6 have a blunt angle. Hence, the source electrode and the drain electrode can be formed on uneven parts of the edge parts of the opening sections without disconnecting even by a film-formation method having a high linearity.
In order to form the opening sections of the protective film in the forward tapered shape, when the protective film is formed of a resin compound, a material having a thermal reflow property or the like can be used and when the protective film is formed of a photosensitive material, a proximity exposure or the like can be used. By using these materials, the forward tapered shape can be easily formed. In addition, when the protective film 6 is formed of an inorganic material, the tapered shape can be controlled by controlling etching conditions by a reactive ion etching method (RIE) or the like.
As a material for the protective film 6 in the embodiment of the present invention, an inorganic insulating material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate such as PMMA (polymethylmethacrylate), or an organic insulating material such as PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy or polyvinylphenol can be used. However, a usable material is not limited to these. For example, a material in which an inorganic insulating material is mixed with an organic insulating material can be used. A resistivity of the protective film 6 is preferably equal to or more than 1011 Ωcm, more preferably equal to or more than 1014 Ωcm in order not to electrically effect the semiconductor layer of the thin film transistor of the present invention.
The protective film 6 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method or a hot-wire CVD method, or a wet film-formation method such as a spin-coating method, a dip-coating method or a screen printing method depending on its material. The protective film 6 may be formed by o manufacturing method or multiple manufacturing methods and may have a multilayer structure in which two or more layers are stacked as described below.
Since the protective film 6 is formed before the source electrode and the drain electrode, the protective film works as an etching stopper. Hence, the source electrode 8 and the drain electrode 9 can be formed without damaging a channel part of the semiconductor layer 5. Further, before the source electrode and the drain electrode are formed, a surface processing can be performed on an exposed area of the semiconductor layer 6. The surface processing is carried out after the opening sections of the protective film 6 are formed and the connection parts of the semiconductor layer and the source electrode/the drain electrode are exposed. Therefore, the surface processing can be performed only on connection parts. For example, when the semiconductor layer is a silicon semiconductor or the like formed of an inorganic material, a contact resistance of the semiconductor layer 5 and the source electrode 8/the drain electrode 9 can be reduced by injecting an ion into a part where the electrodes make contacts. In addition, when the semiconductor layer 5 is formed of a metal oxide material, conductive properties of the connection parts where the exposed semiconductor layer 5 and the source electrode 8/the drain electrode 9 make contacts can be improved by irradiating only the connection parts with plasma using a gas such as Ar, He or hydrogen while the channel parts of the semiconductor layer 5 are protected.
Therefore, the contact resistance of the semiconductor layer 5 and the source electrode 8/the drain electrode 9 can be reduced. Particularly, when the protective film is patterned using plasma such as RIE, the surface processing can be performed without increasing the manufacturing process, because the plasma irradiation can be continuously carried out on the connection parts of the semiconductor layer 5.
Furthermore, as shown in FIG. 3, the protective film 6 may have a multilayer structure. In this case, an under protective film 6 a can be easily patterned by using an upper protective film 6 b as an etching stopper or a resist. In other words, an organic insulating material used as the etching stopper or the resist for patterning the under protective film 6 a can be used for the upper protective film 6 b as the material is not removed. In particular, first, the under protective film 6 a is formed on the entire surface of the substrate. Then, the upper protective film 6 b is formed and patterned thereon. When the upper protective film 6 b is patterned, degradation in the semiconductor layer caused by a developer used in a photolithographic process or etching can be prevented because of the under protective film 6 a. Next, a part of the under protective film 6 a which is not covered with the upper protective film 6 b is removed using the protective film 6 b as an etching stopper or a resist. In this case, an organic insulating material which may be easily patterned is preferably used for the upper protective film 6 b. For the under protective film 6 a, an inorganic insulating material having an excellent barrier property and a excellent durability, in particular metal oxide (including oxynitride) or metal nitride, can be preferably used.
In addition, in particular, when metal oxide is used for the semiconductor layer 5, semiconductor properties are significantly influenced by a composition of the protective film which covers the surface of the semiconductor layer. However, by separately forming the upper protective film 615 and the under protective film 6 a which is in touch with the semiconductor layer 5, a forming method and a material for the upper protective film 6 b become more flexible and further, the properties of the semiconductor layer can be maintained and improved because of the under protective film 6 a. As the under protective film 6 a, a metal nitride insulating material having excellent barrier properties such as silicon nitride or silicon oxynitride or a metal oxide insulating material having an effect of doping a carrier into the semiconductor layer 5 such as silicon oxide, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide or silicon oxynitride can be exemplified. When the metal oxide insulating material is used for the under protective film 6 a which is in touch with the semiconductor layer 5, the TFT properties can be improved by changing a carrier concentration of the semiconductor layer, as an oxygen concentration in the protective film is controlled by controlling oxygen partial pressure at the time of forming the film.
The protective film having a multilayer structure can be easily formed by the above described process. As a matter of course, in this case, the protective film 6 b can further be a multilayer and have a multi-layer structure. For example, when the metal oxide semiconductor is used, the metal oxide insulating material capable of controlling the semiconductor properties may be used for the layer having contact with the semiconductor layer 5 and the metal nitride insulating material having excellent barrier properties may be used for the layer thereon.
Next, the source and the drain are formed. First, a film of a conductive material of a wiring material and an electrode material is formed on the entire surface of the substrate and covers the substrate including the protective film 6. Then, the source electrode and the drain electrode are patterned so as to respectively cover the exposed part of the semiconductor layer 5 at opening sections 7 a and 7 b of the protective film 6 and be electrically connected to the semiconductor layer 5. A manufacturing method and a material for the source and the drain are as described above. In addition, the drain electrode is also formed on the opening section 7 c of the protective film which is directly arranged on the capacitor electrode.
An image display unit 20 having the thin film transistor 30 of the embodiment of the present invention will be explained in reference to FIG. 4. FIG. 4 is a schematic cross-sectional diagram showing approximately one pixel of an image display unit of an embodiment of the present invention. The image display unit 20 of the present invention has an inter-layer insulating film 10 and a pixel electrode 11 on the thin film transistor shown in FIGS. 2 and 3. In addition, the image display unit has a structure where an display element 12 is sandwiched between the pixel electrode and a counter substrate 14 having a counter electrode 13.
The drain electrode 9 and the pixel electrode are connected sandwiching the inter-layer insulating film 10 therebetween. The image display unit having the thin film transistor 30 of the present invention is not limited to the structure of FIG. 4. For example, an image display unit may have a structure in which a drain electrode also serves as a pixel electrode and a display element is sandwiched between the drain electrode and a counter electrode without an inter-layer insulating film.
The inter-layer insulating film 10 which isolates the source electrode 8 and the pixel electrode 11 is formed on the substrate on which the source and the drain are formed such that the image display unit having the thin film transistor of the embodiment of the present invention can be manufactured. As a material for the inter-layer insulating film 10 of the embodiment of the present invention, an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium alminate, zirconium oxide or titanium oxide, polyacrylate such as PMMA (polymethylmethacrylate) or the like, PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol or the like can be used. However, a usable material is not limited to these. A resistivity of the inter-layer insulating film 10 is preferably equal to or more than 1011 Ωcm, more preferably equal to or more than 1014 Ωcm such that the inter-layer insulating film 10 can isolate the source electrode 8 and the pixel electrode 11. The inter-layer insulating film can be formed of the same material used for the gate insulating film 4 or of a different material. The inter-layer insulating film may be a layer which has a composition sloping toward growth direction of the film. In addition, the inter-layer insulating film can be a multilayer in which two or more layers are stacked.
The inter-layer insulating film 10 can be arbitrarily formed by a dry film-formation method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser abrasion method, a plasma CVD method, a photo CVD method, a hot-wire CVD method or a wet film-formation method such as a spin-coating method, a dip-coating method or a screen printing method depending on its material.
The inter-layer insulating film 10 has an opening section on the drain electrode 9 and the drain electrode 9 can be connected to the pixel electrode 11. The opening section can be formed by a heretofore known method such as a photolithography method or etching after or at the time of forming the inter-layer insulating film 10. The pixel electrode can also be formed on the source electrode because of the inter-layer insulating film 10. Therefore, an aperture ratio of the image display unit can be improved.
Next, the pixel electrode 11 is formed by forming a film of a conductive material on the inter-layer insulating film 10 and patterning the film in the predetermined pixel shape. Conduction between the drain electrode and the pixel electrode can be obtained by forming the pixel electrode on the opening section of the inter-layer insulating film where the drain electrode is exposed as shown in FIG. 4.
Furthermore, the image display unit of the present invention shown in FIG. 4 can be obtained by forming the display element 12, the counter electrode 13 and the counter substrate 14 in this order on the pixel electrode 11. As the display element, an electrophoresis display medium (electronic paper), a liquid crystal display medium, an organic electroluminescence, an inorganic electroluminescence or the like can be exemplified. A method for staking the display element 12, the counter electrode 13 and the counter substrate 14 can be arbitrarily selected according to a kind of the display element. For example, a method in which a laminated body of the counter substrate 14, the counter electrode 13 and the display element 12 is adhered to the pixel electrode, a method in which the display element, the counter electrode and the counter substrate are stacked in this order on the pixel electrode or the like can be used.
According to the present invention, the insulating properties between the gate electrode and the source electrode, and the capacitor electrode and the source electrode are improved and a leak current between the gate electrode and the source electrode, and the capacitor electrode and the source electrode is reduced. Then, the present invention can provide the thin film transistor and the image display unit which can steadily operate.
Example
The present inventors manufactured an image display unit using In—Ga—Zn—O series oxide as a material for a semiconductor layer 5 and silicon oxynitride (SiON) as a protective film 6. Then, the present inventors observed a leak current between a gate electrode 2 and a source electrode 8 which sandwich a gate insulating film 4.
The image display unit 20 shown in FIG. 4 was manufactured as an example of the present invention.
Alkali-free glass 1737 manufactured by Corning was used as a substrate 1. A film of ITO was formed so as to have a thickness of 100 nm on the substrate 1 by a DC magnetron sputtering method and patterned in a predetermined shape by a photolithography method. Particularly, after a photosensitive positive type photoresist was applied to the ITO film, the resist pattern of the predetermined shape was formed by exposing and developing the film with an alkaline developer.
Further, etching was performed on the film with an ITO etchant and an unnecessary part of ITO was solved. Thereafter, the photoresist was removed using a resist abrasion liquid and the gate electrode 2 and the capacitor electrode 3 are formed in the predetermined shape. (This kind of patterning method is hereinafter omitted as a photolithography method)
Next, a gate insulating film 4 was formed by forming a film of silicon oxynitride (SiON) with a thickness of 300 nm by a RF magnetron sputtering method on the entire surface of the substrate on which the gate electrode 2 and the capacitor electrode 3 were formed.
Next, a film of indium gallium zinc oxide (In—Ga—Zn—O) was formed so as to have a thickness of 40 nm by a RF magnetron sputtering method on the gate insulating film 4. Then, a semiconductor layer 5 was formed by patterning the film by the photolithography method which was utilized for forming the gate electrode 2 and the capacitor electrode 3.
A film of SiON with a thickness of 100 nm was formed as a protective film 6 on the semiconductor layer 5 by a RF magnetron sputtering method. After a photosensitive positive type resist was applied thereon, the film was exposed and developed. Then, the SiON film was etched by a reactive ion etching method using carbon tetrafluoride. Thereafter, the resist pattern was removed using an abrasion liquid. Thus, opening sections 7 a and 7 b which serve as connection parts of the semiconductor layer 5 and a source electrode 8/a drain electrode 9 are formed. In addition, an opening section 7 c was formed without damaging an electrostatic capacity between the capacitor electrode 3 and the drain electrode 9.
Next, a film of ITO was formed so as to have a thickness of 100 nm by a DC magnetron sputtering method. The source electrode 8 and the drain electrode 9 were formed by patterning the film in a predetermined shape by the photolithography method.
Next, a film of a photosensitive acrylic resin with a thickness of 3 μm was applied and exposed. Then, an inter-layer insulating film 10 was formed by developing and burning the film.
A film of ITO with a thickness of 100 nm was formed thereon by a DC magnetron sputtering method. Thus, a pixel electrode 11 was formed by patterning the film by the photolithography method.
Thereafter, a Vizplex Imagin Film manufactured by E Ink was adhered to the pixel electrode as a display element 12, a counter electrode 13 and a counter substrate 14. Thus, the reflective electrophoresis image display unit of the example was obtained.
Comparative Example
The image display unit 40 shown in FIG. 6 was manufactured as a comparative example.
Alkali-free glass 1737 manufactured by Corning was used as a substrate 11. A film of ITO was formed so as to have a thickness of 100 nm on the substrate 1 by a DC magnetron sputtering method. Thus, a gate electrode 32 and a capacitor electrode 33 were formed by patterning the film in the predetermined shape by the photolithography method.
Next, a gate insulating film 34 was formed by forming a film of silicon oxynitride (SiON) with a thickness of 300 nm by a RF magnetron sputtering method on the entire surface of the substrate on which the gate electrode 32 and the capacitor electrode 33 were formed.
Next, a film of indium gallium zinc oxide (In—Ga—Zn—O) was formed so as to have a thickness of 40 nm on the gate insulating film 34 by a RF magnetron sputtering method. Then, a semiconductor layer 35 was formed by patterning the film using the photolithography method.
A negative type photo-resist was applied to the substrate 11 on which the semiconductor layer 35 was formed and the resist was exposed and developed. Then, a resist pattern having a predetermined shape was formed and a film of ITO with a thickness of 100 nm was formed by a DC magnetron sputtering method. Thereafter, the source electrode 38 and the drain electrode 39 were formed by perfuming a liftoff for unnecessary parts of the photoresist and the ITO.
Next, a SiON film with a thickness of 100 nm was formed by a RF magnetron sputtering method. Then, a protective film 36 was formed by patterning the SiOn film by the photolithography method and an active ion etching method.
Next, a film of a photosensitive acrylic resin with a thickness of 3 μm was applied and exposed. Then, an inter-layer insulating film 41 was formed by developing and burning the film.
A film of ITO with a thickness of 100 nm was formed thereon by a DC magnetron sputtering method. Then, a pixel electrode 42 was formed by patterning the film by the photolithography method.
Thereafter, a Vizplex Imagin Film manufactured by E Ink was adhered as a display element 43, a common electrode 44 and a front substrate, 45. Thus, the reflective electrophoresis image display unit of the comparative example was obtained.
FIG. 7 is a view showing a transfer property (Id/A) and a gate electrical current (|Ig|/A) of the thin film transistor of the example of the present invention. FIG. 8 is a view showing a transfer property (Id/A) and a gate electrical current (|Ig|/A) of the thin film transistor of the comparative example of the present invention. A magnitude of the gate electrical current shows a magnitude of a leak current of the gate electrode. The properties of the thin film transistors of the image display units of the example and the comparative example are compared. It could be seen that the gate electrical current (the leak current) indicated by a right arrow was decreased and excellent properties was be obtained in the thin film transistor of the image display unit of the example. In addition, excellent image could be displayed in the image display unit of the present invention.

Claims (13)

What is claimed is:
1. A thin film transistor comprising:
a substrate;
a gate electrode formed on the substrate;
a gate insulating film;
a semiconductor layer formed on the gate insulating film;
a protective film formed on the semiconductor layer and on the gate insulating film and having a first opening section and a second opening section which are separately and directly formed on the semiconductor layer;
a source electrode formed on the protective film and electrically connected to the semiconductor layer at the first opening section of the protective film;
a drain electrode formed on the protective film and electrically connected to the semiconductor layer at the second opening section of the protective film; and
a capacitor electrode separately formed from the gate electrode on the substrate and a third opening section of the protective film formed on the capacitor electrode.
2. The thin film transistor according to claim 1, wherein the protective film includes a layer having an inorganic material and a layer having an organic material formed on the layer having the inorganic material.
3. The thin film transistor according to claim 1, wherein the semiconductor layer has a non-single crystal silicon.
4. The thin film transistor according to claim 1, wherein the semiconductor layer has an organic compound.
5. The thin film transistor according to claim 1, wherein the semiconductor layer has a metal oxide.
6. The thin film transistor according to claim 5, wherein a layer of the protective film which is in touch with the semiconductor layer has a metal oxide insulating material.
7. An image display unit comprising:
a substrate;
a gate electrode formed on the substrate;
a gate insulating film;
a semiconductor layer formed on the gate insulating film;
a protective film formed on the semiconductor layer and on the gate insulating film and having a first opening section and a second opening section which are separately and directly formed on the semiconductor layer;
a source electrode formed on the protective film and electrically connected to the semiconductor layer at the first opening section of the protective film;
a drain electrode formed on the protective film and electrically connected to the semiconductor layer at the second opening section of the protective film;
an inter-layer insulating film formed on the source electrode and the drain electrode;
a pixel electrode formed on the inter-layer insulating film and electrically connected to the drain electrode;
a display element formed on the pixel electrode;
a counter electrode; and
a capacitor electrode separately formed from the gate electrode on the substrate and a third opening section of the protective film formed on the capacitor electrode.
8. The image display unit according to claim 7, wherein the protective film includes a layer having an inorganic material and a layer having an organic material formed on the layer having the inorganic material.
9. The image display unit according to claim 7, wherein the semiconductor layer has a non-single crystal silicon.
10. The image display unit according to claim 7, wherein the semiconductor layer has an organic compound.
11. The image display unit according to claim 7, wherein the semiconductor layer has a metal oxide.
12. The image display unit according to claim 11, wherein a layer of the protective film which is touch with the semiconductor layer has a metal oxide insulating material.
13. The image display unit according to claim 7, wherein the display element is any one of an electrophoresis display medium, a liquid crystal display medium, an organic electroluminescence or an inorganic electroluminescence.
US12/753,781 2009-04-10 2010-04-02 Thin film transistor and image display unit Expired - Fee Related US8487308B2 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2009096113 2009-04-10
JP2009-096113 2009-04-10
JP2010-001816 2010-01-07
JP2010001816A JP2010263182A (en) 2009-04-10 2010-01-07 Thin film transistor and image display device

Publications (2)

Publication Number Publication Date
US20100258805A1 US20100258805A1 (en) 2010-10-14
US8487308B2 true US8487308B2 (en) 2013-07-16

Family

ID=42933655

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/753,781 Expired - Fee Related US8487308B2 (en) 2009-04-10 2010-04-02 Thin film transistor and image display unit

Country Status (2)

Country Link
US (1) US8487308B2 (en)
JP (1) JP2010263182A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9166056B2 (en) 2011-11-17 2015-10-20 Panasonic Corporation Thin-film semiconductor device and method of manufacturing the same
US9224870B2 (en) 2009-07-31 2015-12-29 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor device
US9905702B2 (en) 2011-09-29 2018-02-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9960279B2 (en) 2011-10-21 2018-05-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US11495626B2 (en) 2013-04-04 2022-11-08 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102057299B1 (en) * 2009-07-31 2019-12-18 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and manufacturing method thereof
JP2011187626A (en) * 2010-03-08 2011-09-22 Sony Corp Thin film transistor and electronic apparatus
KR101803730B1 (en) 2010-04-09 2017-12-01 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device
KR101701212B1 (en) * 2010-08-11 2017-02-02 삼성디스플레이 주식회사 Thin film transistor array substrate and method of fabricating the same
JP5775712B2 (en) * 2010-10-28 2015-09-09 株式会社ジャパンディスプレイ Display device
US8461630B2 (en) * 2010-12-01 2013-06-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
JP5814712B2 (en) * 2011-09-15 2015-11-17 日本放送協会 Thin film device manufacturing method
TWI642193B (en) * 2012-01-26 2018-11-21 半導體能源研究所股份有限公司 Semiconductor device and method of manufacturing semiconductor device
JP6056644B2 (en) * 2012-07-19 2017-01-11 Jsr株式会社 Semiconductor device, radiation-sensitive resin composition, cured film, and display device
US10566455B2 (en) * 2013-03-28 2020-02-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
CN104076550A (en) * 2014-06-17 2014-10-01 京东方科技集团股份有限公司 Color film array substrate, display device and method for manufacturing color film array substrate
CN105448936B (en) * 2016-01-04 2019-07-23 京东方科技集团股份有限公司 A kind of array substrate and preparation method thereof, display device
WO2025117398A1 (en) * 2023-11-29 2025-06-05 Versum Materials Us, Llc Method and related circuit for providing supplemental dielectric material

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002353463A (en) 2001-05-28 2002-12-06 Matsushita Electric Ind Co Ltd Thin film transistor and method of manufacturing the same
US20050087769A1 (en) * 2003-10-24 2005-04-28 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
JP2008205469A (en) 2007-02-16 2008-09-04 Samsung Electronics Co Ltd Thin film transistor and manufacturing method thereof
US7465593B2 (en) * 2003-08-29 2008-12-16 Semiconductor Energy Laboratory Co., Ltd. Electronics device, semiconductor device, and method for manufacturing the same
JP2009099953A (en) 2007-09-26 2009-05-07 Canon Inc Method for manufacturing field effect transistor

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4091283B2 (en) * 2001-10-05 2008-05-28 ソニー株式会社 Thin film transistor manufacturing method
JP5298407B2 (en) * 2006-04-28 2013-09-25 凸版印刷株式会社 Reflective display device and method of manufacturing reflective display device
JP5135709B2 (en) * 2006-04-28 2013-02-06 凸版印刷株式会社 Thin film transistor and manufacturing method thereof
JP5128792B2 (en) * 2006-08-31 2013-01-23 財団法人高知県産業振興センター Thin film transistor manufacturing method
JP4800236B2 (en) * 2007-02-14 2011-10-26 三菱電機株式会社 Thin film transistor manufacturing method and liquid crystal display device using the same
JP4850168B2 (en) * 2007-12-06 2012-01-11 株式会社半導体エネルギー研究所 Semiconductor device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002353463A (en) 2001-05-28 2002-12-06 Matsushita Electric Ind Co Ltd Thin film transistor and method of manufacturing the same
US7465593B2 (en) * 2003-08-29 2008-12-16 Semiconductor Energy Laboratory Co., Ltd. Electronics device, semiconductor device, and method for manufacturing the same
US20050087769A1 (en) * 2003-10-24 2005-04-28 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
JP2008205469A (en) 2007-02-16 2008-09-04 Samsung Electronics Co Ltd Thin film transistor and manufacturing method thereof
JP2009099953A (en) 2007-09-26 2009-05-07 Canon Inc Method for manufacturing field effect transistor

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180138211A1 (en) 2009-07-31 2018-05-17 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing oxide semiconductor device
US10396097B2 (en) 2009-07-31 2019-08-27 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing oxide semiconductor device
US9293601B2 (en) 2009-07-31 2016-03-22 Semiconductor Energy Laboratory Co., Ltd. Display device
US9786689B2 (en) 2009-07-31 2017-10-10 Semiconductor Energy Laboratory Co., Ltd. Display device
US10854638B2 (en) 2009-07-31 2020-12-01 Semiconductor Energy Laboratory Co., Ltd. Display device and method for manufacturing display device
US9224870B2 (en) 2009-07-31 2015-12-29 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor device
US11348949B2 (en) 2009-07-31 2022-05-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US12183743B2 (en) 2009-07-31 2024-12-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11728350B2 (en) 2009-07-31 2023-08-15 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including transistor
US9905702B2 (en) 2011-09-29 2018-02-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9960279B2 (en) 2011-10-21 2018-05-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9166056B2 (en) 2011-11-17 2015-10-20 Panasonic Corporation Thin-film semiconductor device and method of manufacturing the same
US12051703B2 (en) 2013-04-04 2024-07-30 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US11495626B2 (en) 2013-04-04 2022-11-08 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device

Also Published As

Publication number Publication date
US20100258805A1 (en) 2010-10-14
JP2010263182A (en) 2010-11-18

Similar Documents

Publication Publication Date Title
US8487308B2 (en) Thin film transistor and image display unit
JP4935963B2 (en) Active matrix substrate, method for manufacturing the same, and image display device
JP5540517B2 (en) Image display device
US7907224B2 (en) Image display device
KR101891841B1 (en) Thin film transistor, method for manufacturing same, and image display device provided with thin film transistor
JP5312728B2 (en) Display device and manufacturing method thereof
TWI566411B (en) Thin film transistor, manufacturing method thereof, and image display device
JP2008076823A (en) Display device
WO2011122205A1 (en) Method for producing thin film transistor, and thin film transistor and image display device
US20090213039A1 (en) Display device
JP7163772B2 (en) Organic thin film transistor, manufacturing method thereof, and image display device
KR101184640B1 (en) Thin film transistor panel and method of manufacturing for the same
JP5700291B2 (en) THIN FILM TRANSISTOR, MANUFACTURING METHOD THEREOF, AND IMAGE DISPLAY DEVICE USING THE THIN FILM TRANSISTOR
JP5169896B2 (en) Thin film transistor and image display device
JP5124976B2 (en) Display device and manufacturing method thereof
JPWO2019078267A1 (en) Organic thin film transistor, its manufacturing method, active matrix array and image display device
JP2007298602A (en) Structure, transmissive liquid crystal display device, semiconductor circuit manufacturing method, and transmissive liquid crystal display device manufacturing method
JP2014154701A (en) Thin film transistor and image display device
JP5782695B2 (en) Thin film transistor, image display device including thin film transistor, method for manufacturing thin film transistor, and method for manufacturing image display device
JP2013201201A (en) Thin film transistor array, thin film transistor array manufacturing method and image display device
JP2014154702A (en) Thin film transistor and image display device
JP2014107280A (en) Thin film transistor and manufacturing method of the same
WO2017208923A1 (en) Organic thin film transistor and image display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: TOPPAN PRINTING CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:IKEDA, NORIAKI;MURATA, KODAI;ITO, MANABU;AND OTHERS;REEL/FRAME:024182/0330

Effective date: 20090323

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20250716