US4814686A - FET reference voltage generator which is impervious to input voltage fluctuations - Google Patents

FET reference voltage generator which is impervious to input voltage fluctuations Download PDF

Info

Publication number
US4814686A
US4814686A US07/012,345 US1234587A US4814686A US 4814686 A US4814686 A US 4814686A US 1234587 A US1234587 A US 1234587A US 4814686 A US4814686 A US 4814686A
Authority
US
United States
Prior art keywords
transistor
voltage
source
field effect
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/012,345
Inventor
Yohji Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Assigned to KABUSHIKI KAISHA TOSHIBA reassignment KABUSHIKI KAISHA TOSHIBA ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: WATANABE, YOHJI
Application granted granted Critical
Publication of US4814686A publication Critical patent/US4814686A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/24Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/24Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
    • G05F3/242Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only with compensation for device parameters, e.g. channel width modulation, threshold voltage, processing, or external variations, e.g. temperature, loading, supply voltage
    • G05F3/247Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only with compensation for device parameters, e.g. channel width modulation, threshold voltage, processing, or external variations, e.g. temperature, loading, supply voltage producing a voltage or current as a predetermined function of the supply voltage

Definitions

  • the present invention relates to the stabilization of a reference d.c. voltage for a semiconductor integrated circuit device having insulated gate field effect transistors.
  • reference d.c. voltage generators have been proposed for use in semiconductor integrated circuit (IC) devices to generate stabilized reference d.c. voltages.
  • These voltage generators are normally comprised of semiconductor transistor circuits which are mounted on semiconductive chip substrates of the IC devices.
  • Such on-chip voltage generators receive an external power supply voltage (Vcc) to produce a d.c. voltage.
  • Vcc external power supply voltage
  • a problem with such devices is that the d.c. potential output level of a reference voltage generator changes with variation or fluctuation in the power supply voltage. If the reference voltage level is changed, a threshold level for determining logic "H” and “L” levels is deviated to thereby degrade the inner logic circuit operations of the semiconductor IC devices.
  • a potential-divider circuit is used as the reference d.c. voltage generator.
  • This circuit is typically formed of a series circuit of insulated gate field effect transistors (FETs) serving as resistive elements.
  • FETs insulated gate field effect transistors
  • the circuit is supplied, at one terminal, with a d.c. power supply voltage (battery voltage) Vcc to present a given fraction of the voltage Vcc at an output terminal, which is connected to a junction between the FETs.
  • the output d.c. voltage may be supplied to an IC device as the reference voltage.
  • the division of the potential at the output terminal depends upon the magnitudes of the resistances in the potential divider.
  • the voltage-controlling FETs have deviations in their fundamental characteristics due to variations in process parameters, such as gate oxide film thickness, carrier mobility, fabricated size, etc., caused in the manufacturing process thereof.
  • the controlling performance of FETs cannot be set uniform among IC devices in the same manufacturing lots, so that the accuracy of the stabilization of reference voltage output level will be deviated among semiconductor IC devices, which makes it impossible to stabilize a reference voltage in every IC device.
  • the present invention is addressed to a specific device for generating a reference voltage output level.
  • This device comprises a first transistor unit for serving as a constant current source which receives an externally applied power supply voltage to generate a d.c. current.
  • a second transistor unit is connected in series to the first transistor unit, for serving as a resistor element which receives the d.c. current to generate a d.c. voltage as the reference voltage.
  • a third transistor unit is connected in parallel with the first transistor unit to control the d.c. current flowing in the first transistor unit in such a manner that it is kept constant irrespective of change in the power supply voltage, whereby the reference voltage can be stabilized even when the power supply voltage is deviated or fluctuated.
  • FIG. 1 is a diagram showing a circuit configuration of a reference voltage generator in accordance with one preferred embodiment of the present invention.
  • FIG. 2 is a graph illustrating an experimental characteristic of reference voltage (Vr) v.s. power supply voltage (Vcc) of the reference voltage generator such in FIG. 1.
  • FIG. 1 there is shown an on-chip reference voltage generating circuit which is used in a semiconductor integrated circuit (IC) device having insulated gate field effect transistors, such as metal oxide semiconductor field effect transistors (referred to as "MOSFETs" hereinafter).
  • the voltage generator receives power supply voltage Vcc externally applied thereto to produce a d.c. reference voltage Vr.
  • the voltage generator is comprised of the same channel type MOSFETs.
  • the voltage generator includes p-channel type MOSFETs Q1, Q2, Q3, Q4 and Q5.
  • MOSFETs Q1 to Q5 are respectively formed in highly doped semiconductive well regions of n conductivity type, which are separately formed in a semiconductor chip substrate of p type silicon (not shown). Such a configuration may be fabricated using a known semiconductor manufacturing technique.
  • the structural separation of MOSFETs Q1 to Q5 in the substrate can lead to the improvement of the operational separation thereamong, since deviation in their threshold levels due to the substrate biassing effect can be minimized.
  • MOSFETs Q1 and Q2 are connected in series between first and s3econd voltage terminals 10 and 12. A voltage applied to first terminal 10 is higher than that applied to the second threshold. In this embodiment, power supply voltage Vcc of positive polarity is applied to first terminal 10, while second terminal 12 is grounded (Vss).
  • MOSFET Q1 is connected at a source electrode to the first terminal, that is power supply terminal 10 to serve as a high-impedance current source.
  • MOSFET Q2 is connected at a drain electrode to second terminal or ground terminal 12 to function as a resistor element.
  • the drain electrode of MOFSET Q1 and the source electrode of MOSFET Q2 are connected in common to a third terminal 14 serving as a reference voltage output terminal (Vr).
  • the gate electrode of MOSFET Q2 is connected to the drain electrode thereof, and is thus grounded as shown in FIG. 1.
  • a series circuit of MOSTETs Q3, Q4 and Q5 is provided in parallel with the series circuit of MOSFETs Q1 and Q2. More specifically, the series circuit of MOSFETs Q3 and 4 is connected between the source and gate electrodes of MOSFET Q1 to serve as a high-impedance current source for supplying a constant d.c. current to MOSFET Q2.
  • the source of MOSFET Q3 is connected to the source of MOSFET Q1.
  • the drains of MOSFETs Q3 and Q4 are connected to the gates thereof, respectively.
  • the drain of MOSFET Q4 is connected to the gate of MOSFET Q1, and connected to a fourth terminal 16, which also serves as the ground terminal Vss, via MOSFET Q5 functioning as a high-impedance resistor.
  • the drain electrode of MOSFET Q5 is connected to its gate electrode.
  • the sources of MOSFETs Q1 to Q5 are electrically conducted to the corresponding n type well regions, respectively, as designated by lines 18a 18c in FIG
  • MOSFET Q1 and the series circuit of MOSFETs Q3 and Q4 sever as high-impedance constant current sources for MOSFET Q2 serving as a resistor
  • a d.c. current is supplied to MOSFET Q2.
  • a potential drop at the series circuit of MOSFETs Q3 and Q4 is represented by 2
  • the potential drop is applied between the gate and source of MOSFET Q1 to define a gate-source voltage thereof. Therefore, MOSFET Q1 is biased such that it operates in a certain operation region of the current-voltage characteristic of pentodes wherein the gate-source voltage is kept constant irrespective of a potential value of the power supply voltage Vcc.
  • a constant current I1 thus flows to MOSFET Q2, and a potential drop is generated at MOSFET Q2.
  • This potential drop defines a reference d.c. voltage level Vr of a positive polarity.
  • the reference voltage Vr is higher than the ground potential Vss by a voltage corresponding to the potential drop at MOSFET Q2.
  • power supply voltage Vcc is fluctuated, charge carries tend to be accumulated in the gate of MOSFET Q1.
  • the gate charge carries may be effectively discharged by MOSFET Q5 serving as a high-impedance resistor.
  • the insulated gate type transistors in the reference voltage generating circuit that is MOSFETs Q1, Q2, Q3, Q4 and Q5, as shown in the equivalent circuit to FIG. 1, are formed in the semiconductor well regions situated at the surface portion of the semiconductor chip substrate and having the conductivity type opposite to that of the semiconductor chip substrate, thus preventing the threshold voltage level of the respective transistors from being fluctuated due to the substrate-biasing effect. It is possible to improve the reliability with which the reference voltage generating circuit is operated.
  • MOSFETs Q1, Q2, Q3, Q4 and Q5 in the reference voltage generating circuit are all of the same channel conductivity type. Even if the fundamental characteristic of the field effect transistors in the reference voltage generating circuit is fluctuated due to a variation in the process parameters which is normally caused in the process for fabricating a reference voltage generating circuit on the semiconductor chip substrate, the influence of the fluctuation of the fundamental characteristic on the reference voltage generation operation can be minimized, the reason of which will be set forth below.
  • the structural constant ⁇ of the respective MOSFET is defined by an equation below.
  • the threshold voltage Vth of the MOSFETs are basically the same.
  • I1 representing, among the power supply current flowing into power supply terminal 10
  • I2 representing a current component flowing through MOSFETs Q3, Q4 and Q4 and Vg representing a gate potential of MOSFET Q1
  • the current component I2 is given below: ##EQU1##
  • the gate potential Vg of MOSFET Q1 is expressed as follows:
  • Equation (6) the constant ⁇ 2 has the following value defined below: ##EQU4## From Equations (3) and (6) the reference d.c. voltage as obtained from the circuit of this embodiment is:
  • the constants ⁇ 1 and ⁇ 2 do not contain, as the process parameters, the dielectric constant ⁇ , carrier mobility M and gate oxide film thickness t.
  • the channel length L and channel width W never exert any influence on the reference voltage Vr even if there is any difference between a theoretical design value and a actually obtained value with respect to the channel length L and channel width W. This is because, as evident from Equations (4) and (7), use is made of only a ratio between the channel length L and the channel width W in which case any difference between the theoretical value and the actual value of the channel length L and that between the theoretical value and the actual value of the channel width W are individually cancelled at the denominator and numerator of that ratio.
  • Equation (8) can be reduced to
  • the new constants a and b are free constants as obtained by arbitrarily adjusting the constants ⁇ 1 and ⁇ 2.
  • Equation (9) indicates that, if only a variation in the threshold value of the respective MOSFETs is suppressed in the reference voltage generating circuit of this embodiment, it is possible to accurately obtain the power supply voltage Vcc-versus-reference voltage Vr characteristic as designed. Since, in general, the suppression of the variation in the threshold value of the MOSFET can be relatively readily controlled even in the present semiconductor fabricating process, it is possible to readily and exactly obtain a desirable power supply voltage-versus-reference voltage Vr characteristic. Further, it is designed that W3/L3 >>W5/L5, or the impedance of MOSFET Q5 is set to be sufficiently higher than those of MOSFETs Q3 and Q4, then in Equation (9) the constants ⁇ 1 and a can be near to zero. In this case, it is possible to obtain an ideal reference voltage generating characteristic which does not depend upon the power supply voltage Vcc.
  • FIG. 2 is a graph showing the power supply voltage Vcc-versus-reference voltage Vr characteristic, as experimentally measured, of reference voltage generating circuit as shown in FIG. 1.
  • the threshold value Vth of the respective MOSFET was set to -0.7 volt and the constants a and b in Equation (9) were set to 0.1 and 3.6, respectively, noting that ⁇ 1 2 and ⁇ 2 2 were set to 3.0 ⁇ 10 -4 and 9.0, respectively.
  • the reference d.c. voltage Vr is maintained constant, irrespective of the value of the power supply voltage Vcc, i.e., irrespective of the variation in the power supply voltage Vcc.
  • MOSFETs Q3 and Q4 are used to constitute the constant current supply which biases MOSFET Q1 such that the gate-source voltage thereof is kept constant.
  • three or more series-connected MOSFETs can be used if they have the same channel type as the remaining MOSFETs in this reference voltage generator.
  • a high impedance resistor using a polycrystalline silicon film or a diffusion layer may be used in place of MOSFET Q5 for discharging carries accumulated in the gate of MOSFET Q1.
  • n channel type MOSFETs may be used as transistors Q1 to Q5.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Control Of Electrical Variables (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A reference d.c. voltage generator is disclosed which includes a series circuit for first and second field effect transistors or FETs. The first FET serves as a high-impedance constant current supply, while the second FET functions as a resistor for generating at its soure a reference d.c. voltage. A series circuit of two FETs is connected between the gate and source of the first FET to bias the first FET such that a current flowing therein is kept constant, whereby the gate-source voltage thereof can be stabilized even when the power supply voltage is fluctuated.

Description

BACKGROUND OF THE INVENTION
The present invention relates to the stabilization of a reference d.c. voltage for a semiconductor integrated circuit device having insulated gate field effect transistors.
Recently, reference d.c. voltage generators have been proposed for use in semiconductor integrated circuit (IC) devices to generate stabilized reference d.c. voltages. These voltage generators are normally comprised of semiconductor transistor circuits which are mounted on semiconductive chip substrates of the IC devices. Such on-chip voltage generators receive an external power supply voltage (Vcc) to produce a d.c. voltage. A problem with such devices is that the d.c. potential output level of a reference voltage generator changes with variation or fluctuation in the power supply voltage. If the reference voltage level is changed, a threshold level for determining logic "H" and "L" levels is deviated to thereby degrade the inner logic circuit operations of the semiconductor IC devices.
It is known, in the prior art, that a potential-divider circuit is used as the reference d.c. voltage generator. This circuit is typically formed of a series circuit of insulated gate field effect transistors (FETs) serving as resistive elements. The circuit is supplied, at one terminal, with a d.c. power supply voltage (battery voltage) Vcc to present a given fraction of the voltage Vcc at an output terminal, which is connected to a junction between the FETs. The output d.c. voltage may be supplied to an IC device as the reference voltage. The division of the potential at the output terminal depends upon the magnitudes of the resistances in the potential divider.
In such a circuit configuration, however, accurate stabilization of the reference voltage cannot be expected. This is because the accuracy of stabilization of the reference voltage level should depend upon supplying the potential-divider circuit with a stabilized d.c. power supply voltage. If a potential level of the externally applied voltage fluctuates, it is not possible to obtain an accurate d.c. reference voltage. The result is that the stabilization of reference voltage output level cannot work well.
Further, in the aforementioned voltage generator the voltage-controlling FETs have deviations in their fundamental characteristics due to variations in process parameters, such as gate oxide film thickness, carrier mobility, fabricated size, etc., caused in the manufacturing process thereof. The controlling performance of FETs cannot be set uniform among IC devices in the same manufacturing lots, so that the accuracy of the stabilization of reference voltage output level will be deviated among semiconductor IC devices, which makes it impossible to stabilize a reference voltage in every IC device.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a new and improved d.c. voltage generator used in a semiconductor integrated circuit device for effectively stabilizing a reference voltage output level thereof irrespective of fluctuation of power supply voltage.
It is another object of the present invention to provide a new and improved d.c. voltage generator used in a semiconductor integrated circuit device for effectively stabilizing the reference voltage output level thereof irrespective of fluctuation of power supply voltage and variation of process parameters among semiconductor integrated circuit devices in the manufacture thereof.
In accordance with the above objects, the present invention is addressed to a specific device for generating a reference voltage output level. This device comprises a first transistor unit for serving as a constant current source which receives an externally applied power supply voltage to generate a d.c. current. A second transistor unit is connected in series to the first transistor unit, for serving as a resistor element which receives the d.c. current to generate a d.c. voltage as the reference voltage. A third transistor unit is connected in parallel with the first transistor unit to control the d.c. current flowing in the first transistor unit in such a manner that it is kept constant irrespective of change in the power supply voltage, whereby the reference voltage can be stabilized even when the power supply voltage is deviated or fluctuated.
The invention, and its objects and advantages, will become more apparent in the detailed description of preferred embodiments presented below.
BRIEF DESCRIPTION OF THE DRAWINGS
In the detailed description of a preferred embodiment of the invention presented below, reference is made to the accompanying drawings in which:
FIG. 1 is a diagram showing a circuit configuration of a reference voltage generator in accordance with one preferred embodiment of the present invention; and
FIG. 2 is a graph illustrating an experimental characteristic of reference voltage (Vr) v.s. power supply voltage (Vcc) of the reference voltage generator such in FIG. 1.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENT
Referring now to FIG. 1, there is shown an on-chip reference voltage generating circuit which is used in a semiconductor integrated circuit (IC) device having insulated gate field effect transistors, such as metal oxide semiconductor field effect transistors (referred to as "MOSFETs" hereinafter). The voltage generator receives power supply voltage Vcc externally applied thereto to produce a d.c. reference voltage Vr. The voltage generator is comprised of the same channel type MOSFETs. In this embodiment, the voltage generator includes p-channel type MOSFETs Q1, Q2, Q3, Q4 and Q5.
These p-channel type MOSFETs Q1 to Q5 are respectively formed in highly doped semiconductive well regions of n conductivity type, which are separately formed in a semiconductor chip substrate of p type silicon (not shown). Such a configuration may be fabricated using a known semiconductor manufacturing technique. The structural separation of MOSFETs Q1 to Q5 in the substrate can lead to the improvement of the operational separation thereamong, since deviation in their threshold levels due to the substrate biassing effect can be minimized.
MOSFETs Q1 and Q2 are connected in series between first and s3econd voltage terminals 10 and 12. A voltage applied to first terminal 10 is higher than that applied to the second threshold. In this embodiment, power supply voltage Vcc of positive polarity is applied to first terminal 10, while second terminal 12 is grounded (Vss). MOSFET Q1 is connected at a source electrode to the first terminal, that is power supply terminal 10 to serve as a high-impedance current source. MOSFET Q2 is connected at a drain electrode to second terminal or ground terminal 12 to function as a resistor element. The drain electrode of MOFSET Q1 and the source electrode of MOSFET Q2 are connected in common to a third terminal 14 serving as a reference voltage output terminal (Vr). The gate electrode of MOSFET Q2 is connected to the drain electrode thereof, and is thus grounded as shown in FIG. 1.
A series circuit of MOSTETs Q3, Q4 and Q5 is provided in parallel with the series circuit of MOSFETs Q1 and Q2. More specifically, the series circuit of MOSFETs Q3 and 4 is connected between the source and gate electrodes of MOSFET Q1 to serve as a high-impedance current source for supplying a constant d.c. current to MOSFET Q2. The source of MOSFET Q3 is connected to the source of MOSFET Q1. The drains of MOSFETs Q3 and Q4 are connected to the gates thereof, respectively. The drain of MOSFET Q4 is connected to the gate of MOSFET Q1, and connected to a fourth terminal 16, which also serves as the ground terminal Vss, via MOSFET Q5 functioning as a high-impedance resistor. The drain electrode of MOSFET Q5 is connected to its gate electrode. The sources of MOSFETs Q1 to Q5 are electrically conducted to the corresponding n type well regions, respectively, as designated by lines 18a 18c in FIG. 1.
The operation mode of this reference voltage generator will now be described hereinafter. Since MOSFET Q1 and the series circuit of MOSFETs Q3 and Q4 sever as high-impedance constant current sources for MOSFET Q2 serving as a resistor, a d.c. current is supplied to MOSFET Q2. Under this condition, a potential drop at the series circuit of MOSFETs Q3 and Q4 is represented by 2|Vth|, where Vth shows a threshold voltage level of a negative value of each MOSFET. The potential drop is applied between the gate and source of MOSFET Q1 to define a gate-source voltage thereof. Therefore, MOSFET Q1 is biased such that it operates in a certain operation region of the current-voltage characteristic of pentodes wherein the gate-source voltage is kept constant irrespective of a potential value of the power supply voltage Vcc.
A constant current I1 thus flows to MOSFET Q2, and a potential drop is generated at MOSFET Q2. This potential drop defines a reference d.c. voltage level Vr of a positive polarity. In other words, the reference voltage Vr is higher than the ground potential Vss by a voltage corresponding to the potential drop at MOSFET Q2. In such an operation mode, if power supply voltage Vcc is fluctuated, charge carries tend to be accumulated in the gate of MOSFET Q1. The gate charge carries may be effectively discharged by MOSFET Q5 serving as a high-impedance resistor.
According to the voltage generating circuit described above, since the gate-source voltage of MOSFET Q1 can be maintained constant due the parallel connection of the series circuit of MOSFETs Q3 and Q4 even when the power supply voltage Vcc varies, a constant d.c. current I1 always flows through MOSFET Q2 which acts as the resistive element. As a result, irrespective of a variation in the power supply voltage Vcc, it is possible to invariably obtain a constant level reference d.c. voltage Vr at reference voltage output terminal 14 connected to the source of MOSFET Q2.
Further, according to the present invention, the insulated gate type transistors in the reference voltage generating circuit, that is MOSFETs Q1, Q2, Q3, Q4 and Q5, as shown in the equivalent circuit to FIG. 1, are formed in the semiconductor well regions situated at the surface portion of the semiconductor chip substrate and having the conductivity type opposite to that of the semiconductor chip substrate, thus preventing the threshold voltage level of the respective transistors from being fluctuated due to the substrate-biasing effect. It is possible to improve the reliability with which the reference voltage generating circuit is operated.
In this embodiment, MOSFETs Q1, Q2, Q3, Q4 and Q5 in the reference voltage generating circuit are all of the same channel conductivity type. Even if the fundamental characteristic of the field effect transistors in the reference voltage generating circuit is fluctuated due to a variation in the process parameters which is normally caused in the process for fabricating a reference voltage generating circuit on the semiconductor chip substrate, the influence of the fluctuation of the fundamental characteristic on the reference voltage generation operation can be minimized, the reason of which will be set forth below.
The structural constant β of the respective MOSFET is defined by an equation below.
β=(Wεμ)/(Lt)                               (1)
where
W: transistor channel width
ε: dielectric constant of gate oxide film
μ: mobility of carriers
L: channel length
t: thickness of the gate oxide film
The structural constants of MOSFETS Q1, Q2, Q3, Q4 and Q5 in the reference voltage generating circuit are represented by β1, β2, β3, β4 and β5, respectively, provided that, for ease of explanation, β3=β4 for MOSFETs Q3 and Q4 equal in W/L to each other.
When MOSFETs Q1 to Q5 are so formed in the surface portion of the semiconductor chip substrate as to have the same channel dose, the threshold voltage Vth of the MOSFETs are basically the same. In the circuit arrangement shown in FIG. 1, with I1 representing, among the power supply current flowing into power supply terminal 10, a current component flowing through MOSFETs Q1 and Q2 and I2 representing a current component flowing through MOSFETs Q3, Q4 and Q4 and Vg representing a gate potential of MOSFET Q1, the current component I2 is given below: ##EQU1## Thus the gate potential Vg of MOSFET Q1 is expressed as follows:
Vg={Vcc-2(ν1-1)Vth}/(2ν1+1)                          (3)
noting that ##EQU2## The current I1 flowing through MOSFETs Q1 and Q2 is given by ##EQU3## Hence the reference voltage Vr at output terminal 14 is
Vr=ν2(Vcc-Vg)-(1-ν2)Vth                              (6)
In equation (6), the constant ν2 has the following value defined below: ##EQU4## From Equations (3) and (6) the reference d.c. voltage as obtained from the circuit of this embodiment is:
Vr=ν2{1-1/(2ν1+1)}Vcc-[1-{3-4/(2ν1+1)}ν2]Vth   (8)
As evident from Equations (4) and (7), the constants ν1 and ν2 do not contain, as the process parameters, the dielectric constant ε, carrier mobility M and gate oxide film thickness t. The channel length L and channel width W never exert any influence on the reference voltage Vr even if there is any difference between a theoretical design value and a actually obtained value with respect to the channel length L and channel width W. This is because, as evident from Equations (4) and (7), use is made of only a ratio between the channel length L and the channel width W in which case any difference between the theoretical value and the actual value of the channel length L and that between the theoretical value and the actual value of the channel width W are individually cancelled at the denominator and numerator of that ratio. Thus at the design stage of the IC pattern mask of reference voltage generating circuit 10 the aforementioned constants ν1 and ν2 can be set to arbitrary values merely by so determining the mask pattern as to have a desired dimension. Taking these into consideration, Equation (8) can be reduced to
Vr=aVcc-bVth                                               (9),
provided that the new constants a and b are free constants as obtained by arbitrarily adjusting the constants ν1 and ν2.
Equation (9) indicates that, if only a variation in the threshold value of the respective MOSFETs is suppressed in the reference voltage generating circuit of this embodiment, it is possible to accurately obtain the power supply voltage Vcc-versus-reference voltage Vr characteristic as designed. Since, in general, the suppression of the variation in the threshold value of the MOSFET can be relatively readily controlled even in the present semiconductor fabricating process, it is possible to readily and exactly obtain a desirable power supply voltage-versus-reference voltage Vr characteristic. Further, it is designed that W3/L3 >>W5/L5, or the impedance of MOSFET Q5 is set to be sufficiently higher than those of MOSFETs Q3 and Q4, then in Equation (9) the constants ν1 and a can be near to zero. In this case, it is possible to obtain an ideal reference voltage generating characteristic which does not depend upon the power supply voltage Vcc.
FIG. 2 is a graph showing the power supply voltage Vcc-versus-reference voltage Vr characteristic, as experimentally measured, of reference voltage generating circuit as shown in FIG. 1. In this experimental example, the threshold value Vth of the respective MOSFET was set to -0.7 volt and the constants a and b in Equation (9) were set to 0.1 and 3.6, respectively, noting that ν12 and ν22 were set to 3.0×10-4 and 9.0, respectively. As is evident from the characteristic curve graph of FIG. 2, it has been proved that with the power supply voltage Vcc at over 3 volts, the reference d.c. voltage Vr is maintained constant, irrespective of the value of the power supply voltage Vcc, i.e., irrespective of the variation in the power supply voltage Vcc.
Although the present invention has been described with reference to a specific embodiment, it shall be understood by those skilled in the art that numerous modifications may be made that are within the spirit and scope of the inventive contribution.
For example, in the above-presented embodiment, two MOSFETs Q3 and Q4 are used to constitute the constant current supply which biases MOSFET Q1 such that the gate-source voltage thereof is kept constant. However, three or more series-connected MOSFETs can be used if they have the same channel type as the remaining MOSFETs in this reference voltage generator. Further, a high impedance resistor using a polycrystalline silicon film or a diffusion layer may be used in place of MOSFET Q5 for discharging carries accumulated in the gate of MOSFET Q1.
Furthermore, although the p channel type MOSFETs are used in the above embodiment circuitry, n channel type MOSFETs may be used as transistors Q1 to Q5.

Claims (11)

What is claimed is:
1. A device for generating a d.c. reference voltage, comprising:
first transistor means for serving as a constant current source which receives a power supply voltage to produce a d.c. current, said first transistor means comprising a field effect transistor having source and gate electrodes;
second transistor means connected in series to said first transistor means, for serving as a resistor element which receives the d.c. current to generate a d.c. voltage as the reference voltage; and
third transistor means connected in parallel with said first transistor means, for stabilizing said reference voltage by controlling the current flowing in said first transistor means such that said current is kept constant irrespective of change in the power supply voltage, said third transistor means comprising,
two series-connected field effect transistors each having a threshold voltage drop Vth across the source and drain thereof, said two series-connected field effect transistors connected directly between said source and gate electrodes of said first transistor means, for generating a constant potential drop 2Vth which is applied between said gate and said source electrodes of sid field effect transistor of said first transistor means to cause a constant voltage 2Vth therebetween, whereby the d.c. current flowing in said first transistor means is kept constant even when said power supply voltage is varied.
2. The device according to claim 1, wherein each of said field effect transistors of said third transistor means has a gate electrode and a drain electrode connected to said gate electrode.
3. The device according to claim 2, wherein further comprising:
resistor means connected to said first transistor means, for discharging charge carriers accumulated in the gate of said first transistor means.
4. The device according to claim 3, wherein said field effect transistor of said resistor means has a source electrode connected to the gate electrode of said first transistor means, and a drain electrode and a gate electrode which are connected to each other.
5. The device according to claim 4, wherein said second transistor means comprises a field effect transistor having a source electrode connected to the drain electrode of said first transistor means, and a drain electrode and a gate electrode which are connected to each other.
6. The device according to claim 5, wherein said field effect transistors of said first, second and third transistor means and said resistor means have the same channel conductivity type.
7. The device according to claim 1, wherein said third transistor means generates said potential drop as a gate-source voltage for said first transistor means, and biases said first transistor means such that it operates in a certain operation region of a current-voltage characteristic of pentodes.
8. A reference voltage generating circuit used in a semiconductor integrated circuit device, comprising:
a first field effect transistor serving as a constant current source which receives a power supply voltage to produce a d.c. current, said first transistor having a source electrode and a gate electrode;
a second field effect transistor connected in series to said first transistor, for serving as a resistor element which receives the d.c. current to generate a d.c. voltage as the reference voltage; and
a predetermined number n (n≧2) of field effect transistors connected between said source and gate of said first transistor, for stabilizing the reference voltage by causing the d.c. current flowing in said first transistor to be kept constant irrespective of change in the power supply voltage, said transistors being series-connected field effect transistors which are connected directly between said source and gate electrodes of said first transistor, each having a threshold voltage drop Vth across the source and drain of each of said series connected transistor, said series connected field effect transistors generating a potential drop nVth which is applied between said source and gate electrodes of said first transistor to cause a gate-source voltage thereof to remain constant, whereby the d.c. current flowing in said first transistor is kept constant even when said power supply voltage is varied.
9. The circuit according to claim 8, wherein said first to fourth transistors comprise metal oxide semiconductor field effect transistors of one channel conductivity type, each of which has a threshold voltage level which is substantially the same as those of the remaining transistors.
10. The circuit according to claim 9, further comprising:
a fifth field effect transistor having a source electrode connected to the gate electrode of said first transistor, for serving as a second resistor element for discharging charge carriers accumulated in said gate of said first transistor.
11. The circuit according to claim 10, wherein each of said first to fifth transistors has a drain electrode connected to the gate electrode thereof.
US07/012,345 1986-02-13 1987-02-09 FET reference voltage generator which is impervious to input voltage fluctuations Expired - Lifetime US4814686A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP61-29305 1986-02-13
JP61029305A JPS62188255A (en) 1986-02-13 1986-02-13 Reference voltage generating circuit

Publications (1)

Publication Number Publication Date
US4814686A true US4814686A (en) 1989-03-21

Family

ID=12272508

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/012,345 Expired - Lifetime US4814686A (en) 1986-02-13 1987-02-09 FET reference voltage generator which is impervious to input voltage fluctuations

Country Status (4)

Country Link
US (1) US4814686A (en)
JP (1) JPS62188255A (en)
KR (1) KR920005152B1 (en)
DE (1) DE3704609A1 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4906914A (en) * 1987-12-18 1990-03-06 Kabushiki Kaisha Toshiba Intermediate potential generation circuit for generating a potential intermediate between a power source potential and ground potential
US5221864A (en) * 1991-12-17 1993-06-22 International Business Machines Corporation Stable voltage reference circuit with high Vt devices
US5266886A (en) * 1992-10-23 1993-11-30 Intel Corporation CMOS power supply voltage limiter
US5410311A (en) * 1993-07-29 1995-04-25 Pixel Semiconductor, Inc. Voltage reference and current source for video DAC
US5514948A (en) * 1992-09-02 1996-05-07 Hitachi, Ltd. Reference voltage generating circuit
US5614815A (en) * 1994-03-10 1997-03-25 Fujitsu Limited Constant voltage supplying circuit
US5717324A (en) * 1995-12-11 1998-02-10 Mitsubishi Denki Kabushiki Kaisha Intermediate potential generation circuit
FR2754406A1 (en) * 1996-10-03 1998-04-10 Motorola Semiconducteurs Active level setting circuit for lateral double diffusion power MOS transistor
US5742551A (en) * 1990-11-19 1998-04-21 Hitachi, Ltd. Memory circuit improved in electrical characteristics
US5793194A (en) * 1996-11-06 1998-08-11 Raytheon Company Bias circuit having process variation compensation and power supply variation compensation
WO1998052112A2 (en) * 1997-05-12 1998-11-19 Koninklijke Philips Electronics N.V. Bias generator for a low current divider
US6771101B1 (en) * 2002-05-08 2004-08-03 National Semiconductor Corporation CMOS reference circuit using field effect transistors in lieu of resistors and diodes
US6798278B2 (en) * 2000-06-23 2004-09-28 Ricoh Company, Ltd. Voltage reference generation circuit and power source incorporating such circuit
US20100327842A1 (en) * 2009-06-26 2010-12-30 The Regents Of The University Of Michigan Reference voltage generator having a two transistor design
US20110187344A1 (en) * 2010-02-04 2011-08-04 Iacob Radu H Current-mode programmable reference circuits and methods therefor
US20110193544A1 (en) * 2010-02-11 2011-08-11 Iacob Radu H Circuits and methods of producing a reference current or voltage
US8188785B2 (en) 2010-02-04 2012-05-29 Semiconductor Components Industries, Llc Mixed-mode circuits and methods of producing a reference current and a reference voltage

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2763531B2 (en) * 1986-10-13 1998-06-11 松下電器産業株式会社 MOS constant voltage circuit
JPH0673092B2 (en) * 1988-04-12 1994-09-14 日本電気株式会社 Constant voltage generator
KR910003604B1 (en) * 1988-04-30 1991-06-07 삼성전자 주식회사 Reference voltage generating circuit using charging-up and discharging-up circuit
JPH02215154A (en) * 1989-02-16 1990-08-28 Toshiba Corp Voltage control circuit
JP2809768B2 (en) * 1989-11-30 1998-10-15 株式会社東芝 Reference potential generation circuit
JP2614943B2 (en) * 1991-01-25 1997-05-28 日本電気アイシーマイコンシステム株式会社 Constant voltage generator
KR940005510B1 (en) * 1992-03-20 1994-06-20 삼성전자 주식회사 Reference current generating circuit
EP0576774B1 (en) * 1992-06-30 1999-09-15 STMicroelectronics S.r.l. Voltage regulator for memory devices
US5315230A (en) * 1992-09-03 1994-05-24 United Memories, Inc. Temperature compensated voltage reference for low and wide voltage ranges
DE19812299A1 (en) * 1998-03-20 1999-09-30 Micronas Intermetall Gmbh DC converter
CN201067174Y (en) 2007-05-14 2008-06-04 爱你士化妆用具(天津)有限公司 Cosmetic brush with changeable brush head

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3806742A (en) * 1972-11-01 1974-04-23 Motorola Inc Mos voltage reference circuit
US3823332A (en) * 1970-01-30 1974-07-09 Rca Corp Mos fet reference voltage supply
SU549795A1 (en) * 1975-07-09 1977-03-05 Предприятие П/Я Х-5737 DC Voltage Stabilizer
GB2081940A (en) * 1980-08-05 1982-02-24 Standard Telephones Cables Ltd MOS transistor circuit
US4454467A (en) * 1981-07-31 1984-06-12 Hitachi, Ltd. Reference voltage generator
US4641081A (en) * 1984-02-28 1987-02-03 Sharp Kabushiki Kaisha Semiconductor circuit of MOS transistors for generation of reference voltage

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58159119A (en) * 1982-03-18 1983-09-21 Seiko Epson Corp Reference voltage circuit for cmos integrated circuit
JPS60123918A (en) * 1983-12-09 1985-07-02 Hitachi Ltd Reference voltage generating device
JPS60242658A (en) * 1984-10-24 1985-12-02 Hitachi Ltd Semiconductor integrated circuit

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3823332A (en) * 1970-01-30 1974-07-09 Rca Corp Mos fet reference voltage supply
US3806742A (en) * 1972-11-01 1974-04-23 Motorola Inc Mos voltage reference circuit
SU549795A1 (en) * 1975-07-09 1977-03-05 Предприятие П/Я Х-5737 DC Voltage Stabilizer
GB2081940A (en) * 1980-08-05 1982-02-24 Standard Telephones Cables Ltd MOS transistor circuit
US4454467A (en) * 1981-07-31 1984-06-12 Hitachi, Ltd. Reference voltage generator
US4641081A (en) * 1984-02-28 1987-02-03 Sharp Kabushiki Kaisha Semiconductor circuit of MOS transistors for generation of reference voltage

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
K. Itoh et al. "An Experimental 1 Mb DRAM with On-Chip Voltage Limiter" ISSCC Dig. Tech. Paper p. 282 (1984).
K. Itoh et al. An Experimental 1 Mb DRAM with On Chip Voltage Limiter ISSCC Dig. Tech. Paper p. 282 (1984). *
T. Mano et al. "Circuit Techniques for a VLSI Memory." IEEE J. Solid-State Circuits vol. SC-18, p 463 (1983).
T. Mano et al. Circuit Techniques for a VLSI Memory. IEEE J. Solid State Circuits vol. SC 18, p 463 (1983). *

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4906914A (en) * 1987-12-18 1990-03-06 Kabushiki Kaisha Toshiba Intermediate potential generation circuit for generating a potential intermediate between a power source potential and ground potential
US5742551A (en) * 1990-11-19 1998-04-21 Hitachi, Ltd. Memory circuit improved in electrical characteristics
US5221864A (en) * 1991-12-17 1993-06-22 International Business Machines Corporation Stable voltage reference circuit with high Vt devices
US5514948A (en) * 1992-09-02 1996-05-07 Hitachi, Ltd. Reference voltage generating circuit
US5266886A (en) * 1992-10-23 1993-11-30 Intel Corporation CMOS power supply voltage limiter
US5410311A (en) * 1993-07-29 1995-04-25 Pixel Semiconductor, Inc. Voltage reference and current source for video DAC
US5614815A (en) * 1994-03-10 1997-03-25 Fujitsu Limited Constant voltage supplying circuit
US5717324A (en) * 1995-12-11 1998-02-10 Mitsubishi Denki Kabushiki Kaisha Intermediate potential generation circuit
FR2754406A1 (en) * 1996-10-03 1998-04-10 Motorola Semiconducteurs Active level setting circuit for lateral double diffusion power MOS transistor
US5793194A (en) * 1996-11-06 1998-08-11 Raytheon Company Bias circuit having process variation compensation and power supply variation compensation
WO1998052112A2 (en) * 1997-05-12 1998-11-19 Koninklijke Philips Electronics N.V. Bias generator for a low current divider
WO1998052112A3 (en) * 1997-05-12 1999-02-18 Koninkl Philips Electronics Nv Bias generator for a low current divider
US6798278B2 (en) * 2000-06-23 2004-09-28 Ricoh Company, Ltd. Voltage reference generation circuit and power source incorporating such circuit
US6771101B1 (en) * 2002-05-08 2004-08-03 National Semiconductor Corporation CMOS reference circuit using field effect transistors in lieu of resistors and diodes
US20100327842A1 (en) * 2009-06-26 2010-12-30 The Regents Of The University Of Michigan Reference voltage generator having a two transistor design
US8564275B2 (en) * 2009-06-26 2013-10-22 The Regents Of The University Of Michigan Reference voltage generator having a two transistor design
US20110187344A1 (en) * 2010-02-04 2011-08-04 Iacob Radu H Current-mode programmable reference circuits and methods therefor
US8188785B2 (en) 2010-02-04 2012-05-29 Semiconductor Components Industries, Llc Mixed-mode circuits and methods of producing a reference current and a reference voltage
US8878511B2 (en) 2010-02-04 2014-11-04 Semiconductor Components Industries, Llc Current-mode programmable reference circuits and methods therefor
US20110193544A1 (en) * 2010-02-11 2011-08-11 Iacob Radu H Circuits and methods of producing a reference current or voltage
US8680840B2 (en) 2010-02-11 2014-03-25 Semiconductor Components Industries, Llc Circuits and methods of producing a reference current or voltage

Also Published As

Publication number Publication date
DE3704609C2 (en) 1992-01-30
DE3704609A1 (en) 1987-08-20
JPS62188255A (en) 1987-08-17
KR920005152B1 (en) 1992-06-27
KR870008243A (en) 1987-09-25

Similar Documents

Publication Publication Date Title
US4814686A (en) FET reference voltage generator which is impervious to input voltage fluctuations
US5838189A (en) Substrate voltage generating circuit of semiconductor memory device
US4716307A (en) Regulated power supply for semiconductor chips with compensation for changes in electrical characteristics or chips and in external power supply
JP2788843B2 (en) Reference voltage generator
US6048746A (en) Method for making die-compensated threshold tuning circuit
JP3765433B2 (en) Circuit and method for maintaining a substrate voltage at a desired value
US4471290A (en) Substrate bias generating circuit
US4714901A (en) Temperature compensated complementary metal-insulator-semiconductor oscillator
KR940001251B1 (en) Voltage control circuit
US7064601B2 (en) Reference voltage generating circuit using active resistance device
US4868483A (en) Power voltage regulator circuit
US20010005160A1 (en) Reference voltage generation circuit using source followers
EP0390859B1 (en) Low power voltage clamp circuit
US6605981B2 (en) Apparatus for biasing ultra-low voltage logic circuits
US5047706A (en) Constant current-constant voltage circuit
JPS63502858A (en) CMOS voltage converter
US4158804A (en) MOSFET Reference voltage circuit
KR0141157B1 (en) The circuit for reference voltage generating
EP0068842B1 (en) Circuit for generating a substrate bias voltage
JP2674669B2 (en) Semiconductor integrated circuit
KR960009158A (en) Reference voltage generator
US4700124A (en) Current and frequency controlled voltage regulator
KR950009245B1 (en) High reliability complementary logic circuit
US6172554B1 (en) Power supply insensitive substrate bias voltage detector circuit
GB2265478A (en) Reference voltage generating circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: KABUSHIKI KAISHA TOSHIBA, 72 HORIKAWA-CHO, SAIWAI-

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:WATANABE, YOHJI;REEL/FRAME:005000/0498

Effective date: 19870129

Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WATANABE, YOHJI;REEL/FRAME:005000/0498

Effective date: 19870129

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12