US20130270680A1 - Method for forming semiconductor devices with active silicon height variation - Google Patents
Method for forming semiconductor devices with active silicon height variation Download PDFInfo
- Publication number
- US20130270680A1 US20130270680A1 US13/913,144 US201313913144A US2013270680A1 US 20130270680 A1 US20130270680 A1 US 20130270680A1 US 201313913144 A US201313913144 A US 201313913144A US 2013270680 A1 US2013270680 A1 US 2013270680A1
- Authority
- US
- United States
- Prior art keywords
- silicon
- active region
- layer
- thickness
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 229910052710 silicon Inorganic materials 0.000 title claims abstract description 106
- 239000010703 silicon Substances 0.000 title claims abstract description 106
- 239000004065 semiconductor Substances 0.000 title claims description 55
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title abstract description 90
- 238000000034 method Methods 0.000 title abstract description 20
- 239000000758 substrate Substances 0.000 claims description 20
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 8
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 6
- 230000003647 oxidation Effects 0.000 claims description 4
- 238000007254 oxidation reaction Methods 0.000 claims description 4
- 230000000873 masking effect Effects 0.000 abstract description 4
- 230000015572 biosynthetic process Effects 0.000 description 9
- 238000005516 engineering process Methods 0.000 description 9
- 238000009413 insulation Methods 0.000 description 7
- 238000004519 manufacturing process Methods 0.000 description 4
- 239000000463 material Substances 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 230000007547 defect Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000001678 irradiating effect Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- 230000007723 transport mechanism Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
Definitions
- the present invention relates to the manufacturing of semiconductor devices, and more particularly, to the providing of different active silicon thicknesses on the same substrate.
- MOS medal-oxide-semiconductor
- a typical MOS device includes a bulk semiconductor substrate in which a gate electrode is disposed.
- the gate electrode which acts as a conductor, receives an input signal to control operation of the device.
- Source and drain regions are typically formed in regions of the substrate adjacent the gate electrodes by doping the regions with a dopant of a desired conductivity. The conductivity of the doped region depends on the type of impurity used to dope the region.
- a typical MOS device is symmetrical, and the source and drain are interchangeable. Whether a region acts as the source or drain typically depends on the respective applied voltages and the type of device being made.
- the collective term source/drain region is used herein to generally describe an active region used for the formation of either a source or drain.
- a semiconductor layer can also be formed on an insulating substrate, or over an insulation layer formed in a semiconductor substrate.
- the insulating layer is often referred to as a “buried oxide layer”, since oxide is typically employed as the insulation layer.
- This technology is generally referred to as silicon-on-insulator (SOI) technology. If silicon germanium is employed as the semiconductor layer formed on the insulation layer, the technology is referred to as SOI technology. In the following, both of these different technologies will be referred to as simply SOI technology for ease of discussion.
- SOI technology offers potential advantages over bulk materials for the fabrication of high performance integrated circuits. For example, dielectric isolation and reduction of parasitic capacitance improve circuit performance. Also, compared to bulk circuits, SOI is more resistant to radiation.
- diode ideality is impacted by defects at the buried oxide/silicon interface. Consequently, the thinner the silicon layer, the less ideal is the diode. In thin silicon layers, transport mechanisms other than drift diffusion can dominate the diode, causing a defect-generated leakage circuit.
- embodiments of the present invention which provide a method of forming a silicon layer with different active thicknesses on a single semiconductor substrate, comprising the steps of providing a mask layer on a silicon layer, this silicon layer having a first thickness. An opening is created in the mask layer to expose a region of the silicon layer. The thickness of the silicon layer at the exposed region is changed to a second thickness that is different from the first thickness.
- the thickness is changed to add silicon to the silicon layer of the exposed region, and in certain other embodiments, the thickness is changed by removing silicon at the exposed region.
- the removal of silicon at the exposed region involves local oxidation of silicon (LOCOS).
- the addition of silicon includes selective epitaxial growth (SEG) at the exposed region.
- the changing of the thickness of the silicon layer at an opening in the mask layer allows different active thicknesses to be created on a single semiconductor substrate, such as on an SOI or SGOI substrate.
- diode ideality may be maintained, as well as a thinness of active regions in other types of devices, such as transistors.
- first and second device types having different active thicknesses in a same silicon layer.
- This method comprises the steps of masking the silicon layer and exposing a region of the silicon layer, and changing thickness of the silicon layer at the exposed region of the silicon layer to create regions of first thickness and regions of second thickness in the silicon layer.
- First device types are formed at the first thickness regions and second device types are formed at the second thickness regions.
- FIG. 1 is a schematic cross-sectional view of a portion of a semiconductor wafer constructed in accordance with embodiments of the present invention during one phase of manufacture.
- FIG. 2 shows the structure of FIG. 1 following the deposition of a mask layer over the silicon layer in accordance with embodiments of the present invention.
- FIG. 3 depicts the structure of FIG. 2 following a mask and etch procedure to expose regions of the silicon layer, in accordance with embodiments of the present invention.
- FIG. 4 shows the arrangement of FIG. 3 following the formation of oxide in the exposed regions according to certain embodiments of the invention.
- FIG. 5 depicts the structure of FIG. 4 following the removal of the oxide to create different active thicknesses of silicon in accordance with certain embodiments of the invention.
- FIG. 6 depicts the structure of FIG. 3 following the addition of silicon to the silicon layer at the exposed region, in accordance with other embodiments of the present invention.
- FIG. 7 shows the structure of FIG. 6 after the removal of a mask layer to form different active thicknesses in accordance with other embodiments of the present invention.
- the present invention addresses and solves problems related to the formation of diodes and transistors or other devices on the same substrate, and in particular, to problems related to the active silicon thicknesses on the same substrate.
- the present invention provides a method of forming different active silicon thicknesses on the same substrate. This is achieved, in the present invention, at least in part, by forming a mask layer on a silicon layer. The mask layer is then patterned and etched to create exposed regions of the silicon. Silicon is either added to the silicon layer at the region exposed by the opening of the mask layer, or removed from the exposed region. Once the mask layer is removed, a layer of silicon remains having different active thicknesses.
- Devices of a first type such as diodes, may be formed in the regions of silicon having a first thickness, while devices of a second type, such as transistors, may be formed in the regions of silicon having a lesser thickness. This allows the diode ideality to be maintained by employing a thicker layer of silicon, while also allowing the active regions of the other types of devices, such as transistors, to be kept relatively thin to improve device performance.
- FIGS. 1-3 depict sequential steps in the formation of different active thicknesses in accordance with the embodiments of the present invention.
- FIGS. 4 and 5 show the removal of silicon to form the different active thicknesses in accordance with certain embodiments of the present invention, following the steps of FIGS. 1-3 .
- FIGS. 6 and 7 depict the steps in another embodiment of the present invention following the formation steps depicted in FIGS. 1-3 .
- FIG. 1 depicts an arrangement in which a substrate 10 , such as a silicon layer, has an insulation layer 12 formed thereon.
- the insulation layer 12 may be a buried oxide (BOX) layer, for example.
- a semiconductor layer 14 is formed on the insulation layer 12 and may be deposited by any conventional methodology to a thickness x. Conventional materials may be employed in the semiconductor layer 14 , such as silicon or silicon germanium. For ease of reference, the tern “silicon layer” will be used to refer to layer 14 .
- the silicon layer 14 is not provided on an insulating layer, but rather is a bulk silicon layer.
- a mask layer 16 is formed on the silicon layer 14 .
- the mask layer may be any conventional material suitable for masking, or a combination of materials.
- the mask layer 16 is formed of a relatively thin layer of oxide 18 , followed by a thicker, nitride layer 20 .
- Conventional methodologies may be employed to deposit the mask layer 16 .
- a mask and etch procedure is performed to create exposed regions 22 of the silicon layer 14 .
- Conventional methodology for masking and etching includes forming a photoresist layer, selectively irradiating the photoresist layer employing a photolithographic system, developing the photoresist layer, and removing the irradiated portions of the photoresist to provide the opening in the mask layer 16 .
- the thickness of the silicon layer 14 at the exposed regions 22 have an initial thickness of x, as in the mask portions of the silicon layer 14 .
- the thickness x is changed, either by removal or addition of silicon, in different embodiments of the invention, at the exposed regions 22 .
- FIGS. 4 and 5 show the removal of silicon to change the thickness of the silicon of the exposed region to a second thickness (x ⁇ x) that is less than the initial thickness x of the silicon layer 14 .
- a localized oxidation of silicon process is performed to convert a controlled portion of the silicon layer 14 at the exposed region 22 to oxide.
- the silicon layer 14 at the exposed region 22 , is converted to oxide to a depth of ⁇ x.
- the mask layer 16 may be removed by any conventional methodology, and the oxide 24 formed at the exposed region 22 is also removed.
- a single etching step such as the use of a buffered oxide etch, may be employed to remove the oxide 24 and at least the oxide layer 18 of the mask layer 16 .
- a silicon layer 14 having different active thicknesses x and (x ⁇ x) are created.
- the thicker regions 26 having a thickness of x, for example, are particularly suitable for diodes as they are less likely to be impacted by defects at the interface of the current oxide/silicon.
- active regions 28 of silicon are formed in the silicon layer 14 that have a lesser thickness, x ⁇ x, and maybe particularly suitable for use in other types of devices, such as transistors.
- diodes in which diode ideality is maintained and active regions for other types of devices that are thinner are provided. This avoids compromising the performance of either diodes or other types of devices formed on the same silicon layer.
- FIGS. 6 and 7 show an alternate embodiment of the present invention in which silicon is added to the silicon layer 14 , rather than removed.
- the thickness x represents the initial thickness but will be employed as the thinner regions of the silicon layer for active devices, such as transistors, Hence, the value for x, the initial value of the silicon layer 14 , should not be considered to be the same in FIGS. 4 and 6 .
- FIG. 6 depicts the formation of an added silicon region 30 at the exposed region 22 .
- the added silicon region 30 increases the thickness of the silicon layer 14 at the exposed region 22 to a thickness of x+ ⁇ x.
- silicon is added by a selective epitaxial growth process, such as known to those of ordinary skill in the art. Silicon is grown at the exposed regions 22 of the silicon layer 14 , and not on those regions masked by the mask layer 16 .
- the mask layer 16 is removed by conventional etching techniques to leave a silicon layer 14 having regions 32 and 34 of different active thicknesses.
- the thinner regions 32 having a thickness of x, for example, are more suitable for devices demanding thinner active regions, such as transistors.
- the thicker active regions 34 having a thickness of x+ ⁇ x, for example, are more suitable for diodes.
- devices of first and second types such as diodes and transistors, are formed in the silicon layer 14 of different active thicknesses depicted in FIGS. 5 and 7 .
- Conventional methodologies may be employed to create such devices.
- the present invention thus provides for varying the active silicon height in a silicon layer, which improves diode ideality while maintaining thinness of active regions in other types of devices.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A method for forming different active thicknesses on the same silicon layer includes masking the silicon layer and exposing selected regions of the silicon layer. The thickness of the silicon layer at the exposed regions is changed, either by adding silicon or subtracting silicon from the layer at the exposed regions. Once the mask is removed, the silicon layer has regions of different active thicknesses, respectively suitable for use in different types of devices, such as diodes and transistors.
Description
- CROSS REFERENCE TO RELATED APPLICATIONS
- This application is a divisional of U.S. patent application Ser. No. 13/607,023, filed Sep. 7, 2012, which is a divisional of U.S. patent application Ser. No. 13/184,050, filed Jul. 15, 2011, which issued as U.S. Pat. No. 8,263,453 on Sep. 11, 2012, which is a division of Ser. No. 12/691,477, filed Jan. 21, 2010, which issued as U.S. Pat. No. 8,003,459 on Aug. 23, 2011, which is a continuation of U.S. patent application Ser. No. 11/053,935 filed Feb. 10, 2005, which issued as U.S. Pat. No. 7,666,735 on Feb. 23, 2010, all of which are incorporated by reference as if fully set forth.
- The present invention relates to the manufacturing of semiconductor devices, and more particularly, to the providing of different active silicon thicknesses on the same substrate.
- Over the last few decades, the semiconductor industry has undergone a revolution by the use of semiconductor technology to fabricate small, highly-integrated electronic devices, and the most common semiconductor technology presently used is silicon-based. A large variety of semiconductor devices have been manufactured having various applications in numerous disciplines. One silicon-based semiconductor device is a medal-oxide-semiconductor (MOS) transistor. The MOS transistor is one of the basic building blocks of most modern electronic circuits. Importantly, these electronic circuits realize improved performance and lower costs, as the performance of the MOS transistors increased in as manufacturing costs are reduced.
- A typical MOS device includes a bulk semiconductor substrate in which a gate electrode is disposed. The gate electrode, which acts as a conductor, receives an input signal to control operation of the device. Source and drain regions are typically formed in regions of the substrate adjacent the gate electrodes by doping the regions with a dopant of a desired conductivity. The conductivity of the doped region depends on the type of impurity used to dope the region. A typical MOS device is symmetrical, and the source and drain are interchangeable. Whether a region acts as the source or drain typically depends on the respective applied voltages and the type of device being made. The collective term source/drain region is used herein to generally describe an active region used for the formation of either a source or drain.
- As an alternative to forming a MOS device on a bulk semiconductor substrate, a semiconductor layer can also be formed on an insulating substrate, or over an insulation layer formed in a semiconductor substrate. The insulating layer is often referred to as a “buried oxide layer”, since oxide is typically employed as the insulation layer. This technology is generally referred to as silicon-on-insulator (SOI) technology. If silicon germanium is employed as the semiconductor layer formed on the insulation layer, the technology is referred to as SOI technology. In the following, both of these different technologies will be referred to as simply SOI technology for ease of discussion.
- SOI technology offers potential advantages over bulk materials for the fabrication of high performance integrated circuits. For example, dielectric isolation and reduction of parasitic capacitance improve circuit performance. Also, compared to bulk circuits, SOI is more resistant to radiation.
- It is known that diode ideality is impacted by defects at the buried oxide/silicon interface. Consequently, the thinner the silicon layer, the less ideal is the diode. In thin silicon layers, transport mechanisms other than drift diffusion can dominate the diode, causing a defect-generated leakage circuit.
- Although a thicker silicon layer allows for improved diode ideality, it is still important to provide thin regions of silicon for active regions of devices, such as transistors.
- There is a need for a method of providing different active silicon thicknesses on the same SOI or SGOI substrates so as to avoid compromising either diode ideality or device performance by forming active silicon thicknesses of the same thickness throughout the substrate.
- This and other needs are met by embodiments of the present invention which provide a method of forming a silicon layer with different active thicknesses on a single semiconductor substrate, comprising the steps of providing a mask layer on a silicon layer, this silicon layer having a first thickness. An opening is created in the mask layer to expose a region of the silicon layer. The thickness of the silicon layer at the exposed region is changed to a second thickness that is different from the first thickness.
- In certain embodiments, the thickness is changed to add silicon to the silicon layer of the exposed region, and in certain other embodiments, the thickness is changed by removing silicon at the exposed region. As an example, the removal of silicon at the exposed region involves local oxidation of silicon (LOCOS). In certain other embodiments, the addition of silicon includes selective epitaxial growth (SEG) at the exposed region.
- The changing of the thickness of the silicon layer at an opening in the mask layer allows different active thicknesses to be created on a single semiconductor substrate, such as on an SOI or SGOI substrate. In turn, diode ideality may be maintained, as well as a thinness of active regions in other types of devices, such as transistors.
- The earlier stated needs are met by other aspects of the present invention which provide a method of forming first and second device types having different active thicknesses in a same silicon layer. This method comprises the steps of masking the silicon layer and exposing a region of the silicon layer, and changing thickness of the silicon layer at the exposed region of the silicon layer to create regions of first thickness and regions of second thickness in the silicon layer. First device types are formed at the first thickness regions and second device types are formed at the second thickness regions.
- The foregoing and other features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
- BRIEF DESCRIPTION OF THE DRAWINGS
-
FIG. 1 is a schematic cross-sectional view of a portion of a semiconductor wafer constructed in accordance with embodiments of the present invention during one phase of manufacture. -
FIG. 2 shows the structure ofFIG. 1 following the deposition of a mask layer over the silicon layer in accordance with embodiments of the present invention. -
FIG. 3 depicts the structure ofFIG. 2 following a mask and etch procedure to expose regions of the silicon layer, in accordance with embodiments of the present invention. -
FIG. 4 shows the arrangement ofFIG. 3 following the formation of oxide in the exposed regions according to certain embodiments of the invention. -
FIG. 5 depicts the structure ofFIG. 4 following the removal of the oxide to create different active thicknesses of silicon in accordance with certain embodiments of the invention. -
FIG. 6 depicts the structure ofFIG. 3 following the addition of silicon to the silicon layer at the exposed region, in accordance with other embodiments of the present invention. -
FIG. 7 shows the structure ofFIG. 6 after the removal of a mask layer to form different active thicknesses in accordance with other embodiments of the present invention. - The present invention addresses and solves problems related to the formation of diodes and transistors or other devices on the same substrate, and in particular, to problems related to the active silicon thicknesses on the same substrate. In order to maintain diode ideality, and at the same time provide for thin active regions in other types of devices, such as transistors, the present invention provides a method of forming different active silicon thicknesses on the same substrate. This is achieved, in the present invention, at least in part, by forming a mask layer on a silicon layer. The mask layer is then patterned and etched to create exposed regions of the silicon. Silicon is either added to the silicon layer at the region exposed by the opening of the mask layer, or removed from the exposed region. Once the mask layer is removed, a layer of silicon remains having different active thicknesses. Devices of a first type, such as diodes, may be formed in the regions of silicon having a first thickness, while devices of a second type, such as transistors, may be formed in the regions of silicon having a lesser thickness. This allows the diode ideality to be maintained by employing a thicker layer of silicon, while also allowing the active regions of the other types of devices, such as transistors, to be kept relatively thin to improve device performance.
-
FIGS. 1-3 depict sequential steps in the formation of different active thicknesses in accordance with the embodiments of the present invention.FIGS. 4 and 5 show the removal of silicon to form the different active thicknesses in accordance with certain embodiments of the present invention, following the steps ofFIGS. 1-3 .FIGS. 6 and 7 depict the steps in another embodiment of the present invention following the formation steps depicted inFIGS. 1-3 . -
FIG. 1 depicts an arrangement in which asubstrate 10, such as a silicon layer, has aninsulation layer 12 formed thereon. Theinsulation layer 12 may be a buried oxide (BOX) layer, for example. Asemiconductor layer 14 is formed on theinsulation layer 12 and may be deposited by any conventional methodology to a thickness x. Conventional materials may be employed in thesemiconductor layer 14, such as silicon or silicon germanium. For ease of reference, the tern “silicon layer” will be used to refer tolayer 14. In certain embodiments of the invention, thesilicon layer 14 is not provided on an insulating layer, but rather is a bulk silicon layer. - Methods for forming the
wafer comprising substrate 10,insulation layer 12, andsilicon layer 14, is well known, and details regarding the formation of the same will not be described so as not to obscure the method of the present invention. However, one such technique that may be employed is wafer bonding in which the SOI structure is bonded onto asubstrate 10. - In
FIG. 2 amask layer 16 is formed on thesilicon layer 14. The mask layer may be any conventional material suitable for masking, or a combination of materials. For example, in the exemplary embodiment ofFIG. 2 , themask layer 16 is formed of a relatively thin layer ofoxide 18, followed by a thicker,nitride layer 20. Conventional methodologies may be employed to deposit themask layer 16. - Following the formation of the
mask layer 16, a mask and etch procedure is performed to create exposedregions 22 of thesilicon layer 14. Conventional methodology for masking and etching includes forming a photoresist layer, selectively irradiating the photoresist layer employing a photolithographic system, developing the photoresist layer, and removing the irradiated portions of the photoresist to provide the opening in themask layer 16. The thickness of thesilicon layer 14 at the exposedregions 22 have an initial thickness of x, as in the mask portions of thesilicon layer 14. The thickness x is changed, either by removal or addition of silicon, in different embodiments of the invention, at the exposedregions 22. -
FIGS. 4 and 5 show the removal of silicon to change the thickness of the silicon of the exposed region to a second thickness (x−Δx) that is less than the initial thickness x of thesilicon layer 14. - In the embodiment of
FIGS. 4 and 5 , a localized oxidation of silicon process is performed to convert a controlled portion of thesilicon layer 14 at the exposedregion 22 to oxide. Hence, in this embodiment, thesilicon layer 14, at the exposedregion 22, is converted to oxide to a depth of Δx. - Following the conversion of oxide, the
mask layer 16 may be removed by any conventional methodology, and theoxide 24 formed at the exposedregion 22 is also removed. A single etching step, such as the use of a buffered oxide etch, may be employed to remove theoxide 24 and at least theoxide layer 18 of themask layer 16. - Once the
oxide 24 is removed from thesilicon layer 14 at the exposedregion 22, and themask layer 16 removed, asilicon layer 14 having different active thicknesses x and (x−Δx) are created. Thethicker regions 26, having a thickness of x, for example, are particularly suitable for diodes as they are less likely to be impacted by defects at the interface of the current oxide/silicon. At the same time,active regions 28 of silicon are formed in thesilicon layer 14 that have a lesser thickness, x−Δx, and maybe particularly suitable for use in other types of devices, such as transistors. Hence, in thesame silicon layer 14, diodes in which diode ideality is maintained and active regions for other types of devices that are thinner are provided. This avoids compromising the performance of either diodes or other types of devices formed on the same silicon layer. -
FIGS. 6 and 7 show an alternate embodiment of the present invention in which silicon is added to thesilicon layer 14, rather than removed. In this case, the thickness x represents the initial thickness but will be employed as the thinner regions of the silicon layer for active devices, such as transistors, Hence, the value for x, the initial value of thesilicon layer 14, should not be considered to be the same inFIGS. 4 and 6 . -
FIG. 6 depicts the formation of an addedsilicon region 30 at the exposedregion 22. The addedsilicon region 30 increases the thickness of thesilicon layer 14 at the exposedregion 22 to a thickness of x+Δx. In certain embodiments of the invention, silicon is added by a selective epitaxial growth process, such as known to those of ordinary skill in the art. Silicon is grown at the exposedregions 22 of thesilicon layer 14, and not on those regions masked by themask layer 16. - Following the formation of the added
silicon region 30, themask layer 16 is removed by conventional etching techniques to leave asilicon layer 14 having regions 32 and 34 of different active thicknesses. The thinner regions 32, having a thickness of x, for example, are more suitable for devices demanding thinner active regions, such as transistors. The thicker active regions 34, having a thickness of x+Δx, for example, are more suitable for diodes. - In subsequent processing steps, not shown, devices of first and second types, such as diodes and transistors, are formed in the
silicon layer 14 of different active thicknesses depicted inFIGS. 5 and 7 . Conventional methodologies may be employed to create such devices. - The present invention thus provides for varying the active silicon height in a silicon layer, which improves diode ideality while maintaining thinness of active regions in other types of devices.
- Although the present invention has been described and illustrated in detail, it is to be clearly understood that the same is by way of illustration and example only and it is not to be taken by way of limitation, the scope of the present invention being limited only by the terms of the appended claims.
Claims (20)
1. A semiconductor product, comprising:
a semiconductor layer consisting essentially of silicon or silicon germanium with different active thicknesses on a single substrate;
the semiconductor layer having a first active region with a first thickness and a second active region with a second thickness less than the first thickness; and
the second active region being formed from a portion of the semiconductor layer from which silicon has been removed.
2. The semiconductor product of claim 1 , wherein the second active region is formed from the portion of the semiconductor layer by removing silicon by performing local oxidation of silicon.
3. The semiconductor product of claim 1 , wherein a diode is formed within the first active region.
4. The semiconductor product of claim 1 , wherein a transistor is formed within the second active region.
5. The semiconductor product of claim 1 , wherein a first type of device is formed within the first active region and a second type of device is formed within the second active region.
6. The semiconductor product of claim 5 wherein the first type of device is a diode and the second type of device is a transistor.
7. The semiconductor product of claim 1 wherein the first active region is formed from a portion of the semiconductor layer to which silicon has been added.
8. The semiconductor product of claim 7 , wherein the first active region is formed by selective epitaxial growth of silicon on the semiconductor layer.
9. The semiconductor product of claim 7 , wherein a diode is formed on at least a portion of the first active region.
10. The semiconductor product of claim 7 , wherein a transistor is formed on at least a portion of the second active region.
11. The semiconductor product of claim 7 , wherein a first type of device is formed on at least a portion of the first active region and a second type of device is formed on at least a portion of the second active region.
12. The semiconductor product of claim 11 , wherein the first type of device is a diode and the second type of device is a transistor.
13. The semiconductor product of claim 1 wherein the semiconductor layer consists essentially of silicon germanium.
14. The semiconductor product of claim 1 wherein the semiconductor layer consists essentially of silicon.
15. A semiconductor product, comprising:
a semiconductor layer consisting essentially of silicon or silicon germanium with different active thicknesses on a single substrate;
the semiconductor layer comprising a first active region having a first thickness less than an initial thickness and a second active region having a second thickness no less than the initial thickness; and
the first active region being formed from a portion of the semiconductor layer from which silicon has been removed.
16. A semiconductor product, comprising:
a semiconductor layer consisting essentially of silicon or silicon germanium with different active thicknesses on a single substrate;
the semiconductor layer comprising a first active region having a first thickness and a second active region having a second thickness greater than the first thickness;
the first active region being formed from a portion of the semiconductor layer from which silicon has been removed; and
the second active region being formed from a portion of the semiconductor layer to which silicon has been added.
17. The semiconductor product of claim 16 , wherein the second active region is formed by selective epitaxial growth of silicon on the semiconductor layer and a diode is formed on at least a portion of the second active region.
18. The semiconductor product of claim 16 , wherein the first active region is formed by removing silicon from the semiconductor layer by performing local oxidation of silicon and a transistor is formed on at least a portion of the first active region.
19. The semiconductor product of claim 16 , wherein a first type of device is formed on at least a portion of the first active region and a second type of device is formed on at least a portion of the second active region.
20. The semiconductor product of claim 19 , wherein the first type of device is a transistor and the second type of device is a diode.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/913,144 US20130270680A1 (en) | 2005-02-10 | 2013-06-07 | Method for forming semiconductor devices with active silicon height variation |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/053,935 US7666735B1 (en) | 2005-02-10 | 2005-02-10 | Method for forming semiconductor devices with active silicon height variation |
US12/691,477 US8003459B2 (en) | 2005-02-10 | 2010-01-21 | Method for forming semiconductor devices with active silicon height variation |
US13/184,050 US8263453B2 (en) | 2005-02-10 | 2011-07-15 | Method for forming semiconductor devices with active silicon height variation |
US13/607,023 US8497556B2 (en) | 2005-02-10 | 2012-09-07 | Semiconductor devices with active semiconductor height variation |
US13/913,144 US20130270680A1 (en) | 2005-02-10 | 2013-06-07 | Method for forming semiconductor devices with active silicon height variation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/607,023 Division US8497556B2 (en) | 2005-02-10 | 2012-09-07 | Semiconductor devices with active semiconductor height variation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130270680A1 true US20130270680A1 (en) | 2013-10-17 |
Family
ID=41692161
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/053,935 Active 2027-01-20 US7666735B1 (en) | 2005-02-10 | 2005-02-10 | Method for forming semiconductor devices with active silicon height variation |
US12/691,477 Active US8003459B2 (en) | 2005-02-10 | 2010-01-21 | Method for forming semiconductor devices with active silicon height variation |
US13/184,050 Expired - Fee Related US8263453B2 (en) | 2005-02-10 | 2011-07-15 | Method for forming semiconductor devices with active silicon height variation |
US13/607,023 Active US8497556B2 (en) | 2005-02-10 | 2012-09-07 | Semiconductor devices with active semiconductor height variation |
US13/913,144 Abandoned US20130270680A1 (en) | 2005-02-10 | 2013-06-07 | Method for forming semiconductor devices with active silicon height variation |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/053,935 Active 2027-01-20 US7666735B1 (en) | 2005-02-10 | 2005-02-10 | Method for forming semiconductor devices with active silicon height variation |
US12/691,477 Active US8003459B2 (en) | 2005-02-10 | 2010-01-21 | Method for forming semiconductor devices with active silicon height variation |
US13/184,050 Expired - Fee Related US8263453B2 (en) | 2005-02-10 | 2011-07-15 | Method for forming semiconductor devices with active silicon height variation |
US13/607,023 Active US8497556B2 (en) | 2005-02-10 | 2012-09-07 | Semiconductor devices with active semiconductor height variation |
Country Status (1)
Country | Link |
---|---|
US (5) | US7666735B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017111815A1 (en) * | 2015-12-26 | 2017-06-29 | Intel Corporation | Transmitter with improved substrate thicknesses and interfaces |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9786755B2 (en) | 2015-03-18 | 2017-10-10 | Stmicroelectronics (Crolles 2) Sas | Process for producing, from an SOI and in particular an FDSOI type substrate, transistors having gate oxides of different thicknesses, and corresponding integrated circuit |
FR3034254A1 (en) * | 2015-03-27 | 2016-09-30 | St Microelectronics Sa | METHOD OF MAKING A SOI-TYPE SUBSTRATE, ESPECIALLY FDSOI, ADAPTED TO TRANSISTORS HAVING DIELECTRICS OF DIFFERENT THICKNESS GRIDS, SUBSTRATE AND INTEGRATED CIRCUIT CORRESPONDING |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5310691A (en) * | 1990-11-06 | 1994-05-10 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semiconductor device including formation of alignment mark |
US6436845B1 (en) * | 2000-11-28 | 2002-08-20 | Lsi Logic Corporation | Silicon nitride and silicon dioxide gate insulator transistors and method of forming same in a hybrid integrated circuit |
US6764917B1 (en) * | 2001-12-20 | 2004-07-20 | Advanced Micro Devices, Inc. | SOI device with different silicon thicknesses |
US20050167750A1 (en) * | 2004-01-30 | 2005-08-04 | Fu-Liang Yang | Methods and structures for planar and multiple-gate transistors formed on SOI |
US20100087038A1 (en) * | 2008-10-06 | 2010-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for n/p patterning in a gate last process |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4333965A (en) * | 1980-09-15 | 1982-06-08 | General Electric Company | Method of making integrated circuits |
US4923563A (en) * | 1987-06-15 | 1990-05-08 | Ncr Corporation | Semiconductor field oxide formation process using a sealing sidewall of consumable nitride |
TW309647B (en) * | 1995-12-30 | 1997-07-01 | Hyundai Electronics Ind | |
KR100233286B1 (en) * | 1996-06-29 | 1999-12-01 | 김영환 | Semiconductor device and fabricating method therefor |
US6165918A (en) * | 1999-05-06 | 2000-12-26 | Integrated Device Technology, Inc. | Method for forming gate oxides of different thicknesses |
US6396121B1 (en) * | 2000-05-31 | 2002-05-28 | International Business Machines Corporation | Structures and methods of anti-fuse formation in SOI |
JP3548512B2 (en) * | 2000-09-28 | 2004-07-28 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US6348371B1 (en) * | 2001-03-19 | 2002-02-19 | Taiwan Semiconductor Manufacturing Company | Method of forming self-aligned twin wells |
US6828212B2 (en) * | 2002-10-22 | 2004-12-07 | Atmel Corporation | Method of forming shallow trench isolation structure in a semiconductor device |
US7354834B2 (en) * | 2003-06-04 | 2008-04-08 | Dongbu Electronics Co., Ltd. | Semiconductor devices and methods to form trenches in semiconductor devices |
US7256148B2 (en) * | 2005-05-12 | 2007-08-14 | International Business Machines Corporation | Method for treating a wafer edge |
-
2005
- 2005-02-10 US US11/053,935 patent/US7666735B1/en active Active
-
2010
- 2010-01-21 US US12/691,477 patent/US8003459B2/en active Active
-
2011
- 2011-07-15 US US13/184,050 patent/US8263453B2/en not_active Expired - Fee Related
-
2012
- 2012-09-07 US US13/607,023 patent/US8497556B2/en active Active
-
2013
- 2013-06-07 US US13/913,144 patent/US20130270680A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5310691A (en) * | 1990-11-06 | 1994-05-10 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semiconductor device including formation of alignment mark |
US6436845B1 (en) * | 2000-11-28 | 2002-08-20 | Lsi Logic Corporation | Silicon nitride and silicon dioxide gate insulator transistors and method of forming same in a hybrid integrated circuit |
US6764917B1 (en) * | 2001-12-20 | 2004-07-20 | Advanced Micro Devices, Inc. | SOI device with different silicon thicknesses |
US20050167750A1 (en) * | 2004-01-30 | 2005-08-04 | Fu-Liang Yang | Methods and structures for planar and multiple-gate transistors formed on SOI |
US20100087038A1 (en) * | 2008-10-06 | 2010-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for n/p patterning in a gate last process |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017111815A1 (en) * | 2015-12-26 | 2017-06-29 | Intel Corporation | Transmitter with improved substrate thicknesses and interfaces |
Also Published As
Publication number | Publication date |
---|---|
US20120326279A1 (en) | 2012-12-27 |
US20100151660A1 (en) | 2010-06-17 |
US8003459B2 (en) | 2011-08-23 |
US8263453B2 (en) | 2012-09-11 |
US7666735B1 (en) | 2010-02-23 |
US20110272791A1 (en) | 2011-11-10 |
US8497556B2 (en) | 2013-07-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6949420B1 (en) | Silicon-on-insulator (SOI) substrate having dual surface crystallographic orientations and method of forming same | |
US7989296B2 (en) | Semiconductor device and method of manufacturing same | |
US6392271B1 (en) | Structure and process flow for fabrication of dual gate floating body integrated MOS transistors | |
KR19980024988A (en) | Integrated CMOS circuit apparatus and its manufacturing method | |
KR20070029830A (en) | Using different gate dielectrics with nmos and pmos transistors of a complementary metal oxide semiconductor integrated circuit | |
JPH06177154A (en) | Manufacture and structure of mosfet | |
US5445107A (en) | Semiconductor device and method of formation | |
US4923826A (en) | Method for forming dielectrically isolated transistor | |
US8497556B2 (en) | Semiconductor devices with active semiconductor height variation | |
US7172935B2 (en) | Method of forming multiple gate insulators on a strained semiconductor heterostructure | |
EP1225628B1 (en) | CMOS capacitor fabrication | |
KR20160030074A (en) | Method to fabricate self-aligned isolation in gallium nitride devices and integrated circuits | |
CN114496921A (en) | Method for manufacturing semiconductor device and semiconductor device | |
KR100469760B1 (en) | Method for forming gate oxide of merged semiconductor device | |
JP2012080076A (en) | Semiconductor device and method for manufacturing the same | |
KR100400255B1 (en) | Method for forming gate oxide of merged semiconductor device | |
US7033870B1 (en) | Semiconductor transistors with reduced gate-source/drain capacitances | |
KR100259068B1 (en) | Method for manufacturing mosfet of soi structure | |
TW202205543A (en) | Method for manufacturing a seoi integrated circuit chip | |
US20040159949A1 (en) | Semiconductor device and method of manufacturing the same | |
KR0137553B1 (en) | Gate formation method | |
CN117976538A (en) | Method for forming insulated gate bipolar transistor | |
JPH08298290A (en) | Semiconductor device and its manufacture | |
KR19980029390A (en) | Manufacturing method of semiconductor device | |
KR20050070954A (en) | Method for fabricating flash gate and high voltage gate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: FULLBRITE CAPITAL PARTNERS, LLC, MICHIGAN Free format text: SECURITY INTEREST;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:048844/0693 Effective date: 20190315 |