US11399438B2 - Power module, chip-embedded package module and manufacturing method of chip-embedded package module - Google Patents
Power module, chip-embedded package module and manufacturing method of chip-embedded package module Download PDFInfo
- Publication number
- US11399438B2 US11399438B2 US16/731,078 US201916731078A US11399438B2 US 11399438 B2 US11399438 B2 US 11399438B2 US 201916731078 A US201916731078 A US 201916731078A US 11399438 B2 US11399438 B2 US 11399438B2
- Authority
- US
- United States
- Prior art keywords
- chip
- protrusion
- package module
- plastic member
- disposed
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0271—Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/642—Capacitive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/645—Inductive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/647—Resistive arrangements
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K13/00—Apparatus or processes specially adapted for manufacturing or adjusting assemblages of electric components
- H05K13/04—Mounting of components, e.g. of leadless components
- H05K13/0404—Pick-and-place heads or apparatus, e.g. with jaws
- H05K13/0413—Pick-and-place heads or apparatus, e.g. with jaws with orientation of the component while holding it; Drive mechanisms for gripping tools, e.g. lifting, lowering or turning of gripping tools
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4697—Manufacturing multilayer circuits having cavities, e.g. for mounting components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K7/00—Constructional details common to different types of electric apparatus
- H05K7/02—Arrangements of circuit components or wiring on supporting structure
- H05K7/06—Arrangements of circuit components or wiring on supporting structure on insulating boards, e.g. wiring harnesses
-
- H10W40/22—
-
- H10W44/401—
-
- H10W44/501—
-
- H10W44/601—
-
- H10W70/421—
-
- H10W70/461—
-
- H10W74/00—
-
- H10W74/01—
-
- H10W74/111—
-
- H10W90/811—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/01—Dielectrics
- H05K2201/0183—Dielectric layers
- H05K2201/0187—Dielectric layers with regions of different dielectrics in the same layer, e.g. in a printed capacitor for locally changing the dielectric properties
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/06—Thermal details
- H05K2201/068—Thermal details wherein the coefficient of thermal expansion is important
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09009—Substrate related
- H05K2201/09045—Locally raised area or protrusion of insulating substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10416—Metallic blocks or heatsinks completely inserted in a PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
- H05K3/4608—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated comprising an electrically conductive base or core
-
- H10W70/093—
-
- H10W70/60—
-
- H10W70/682—
-
- H10W72/01935—
-
- H10W72/0198—
-
- H10W72/073—
-
- H10W72/874—
-
- H10W72/9413—
-
- H10W90/00—
-
- H10W90/10—
Definitions
- the present disclosure relates to a power module, a chip-embedded package module and a manufacturing method of the chip-embedded package module, which belong to the technical field of power electronics.
- a conductive member in the power module and a chip placed in the conductive member are generally packaged together by the insulating plastic packaging material.
- the chip differs considerably from the insulating plastic packaging material in terms of coefficient of thermal expansion (CTE)
- CTE coefficient of thermal expansion
- the present disclosure provides a power module, a chip-embedded package module and a manufacturing method of the chip-embedded package module, which solve the problem in the existing package module that the edge position of the chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
- the present disclosure provides a chip-embedded package module, including:
- a chip having a first surface and a second surface that are disposed oppositely;
- a first plastic member including a first cover portion and a first protrusion, where the first cover portion covers at least a portion of the first surface of the chip, the first protrusion covers a side surface of the chip, and a top surface of the first protrusion is coplanar with the second surface of the chip;
- a second plastic member including a second cover portion and a second protrusion, where the second cover portion covers at least a portion of the second surface of the chip, the second protrusion is disposed on the side surface of the chip, and a top surface of the second protrusion is not coplanar with the second surface of the chip.
- the present disclosure provides a power module, including: the package module as described above and an inductor, where the inductor is electrically connected to a chip of the package module, and the inductor and the package module are disposed in a stacked manner.
- the present disclosure provides a manufacturing method of a chip-embedded package module, including:
- the chip-embedded package module includes: a chip having a first surface and a second surface that are disposed oppositely; a first plastic member including a first cover portion and a first protrusion, where the first cover portion covers at least a portion of the first surface of the chip, the first protrusion covers a side surface of the chip, and a top surface of the first protrusion is coplanar with the second surface of the chip; and a second plastic member including a second cover portion and the second protrusion, where the second cover portion covers at least a portion of the second surface of the chip, the second protrusion is disposed on the side surface of the chip, and a top surface of the second protrusion is not coplanar with the second surface of the chip.
- a height difference discontinuous interface structure is formed between the top surface of the second protrusion and the second surface of the chip, which greatly cuts off a passage for expansion of delamination at an edge position of the chip, thereby effectively suppressing generation of the delamination, and solving the problem in the existing package module that the edge position of the chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
- FIG. 1 a is a cross-sectional view of a first structure of a chip-embedded package module according to a first embodiment of the present disclosure
- FIG. 1 b is a cross-sectional view along line a-a′ of the chip-embedded package module according to the first embodiment of the present disclosure, wherein the chip-embedded package module's second protrusion has a first structure;
- FIG. 1 c is a cross-sectional view along line a-a′ of the chip-embedded package module according to the first embodiment of the present disclosure is a second structure, wherein the chip-embedded package module's second protrusion has a second structure;
- FIG. 1 d is a cross-sectional view of a second structure of the chip-embedded package module according to the first embodiment of the present disclosure
- FIG. 2 is a cross-sectional view of a chip-embedded package module according to a second embodiment of the present disclosure
- FIG. 3 is a cross-sectional view of a chip-embedded package module according to a third embodiment of the present disclosure
- FIG. 4 a is a cross-sectional view of a first structure of a chip-embedded package module according to a fourth embodiment of the present disclosure
- FIG. 4 b is a cross-sectional view of a second structure of the chip-embedded package module according to the fourth embodiment of the present disclosure.
- FIG. 5 a is a cross-sectional view of a first structure of a chip-embedded package module according to a fifth embodiment of the present disclosure
- FIG. 5 b is a cross-sectional view of a second structure of the chip-embedded package module according to the fifth embodiment of the present disclosure.
- FIG. 6 is a cross-sectional view of a chip-embedded package module according to a sixth embodiment of the present disclosure.
- FIG. 7 is a cross-sectional view of a chip-embedded package module according to a seventh embodiment of the present disclosure.
- FIG. 8 is a cross-sectional view of a chip-embedded package module according to an eighth embodiment of the present disclosure.
- FIG. 9 a is a cross-sectional view of a first structure of a chip-embedded package module according to a ninth embodiment of the present disclosure.
- FIG. 9 b is a cross-sectional view along line a-a′ of the first structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- FIG. 9 c is a cross-sectional view along line b-b′ of the first structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- FIG. 9 d is a cross-sectional view along line a-a′ of a second structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- FIG. 9 e is a cross-sectional view along line a-a′ of a third structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- FIG. 9 f is a cross-sectional view along line a-a′ of a fourth structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- FIG. 10 a is a cross-sectional view of a first structure of a chip-embedded package module according to a tenth embodiment of the present disclosure
- FIG. 10 b is a top plan view of FIG. 10 a;
- FIG. 10 c is a cross-sectional view of a second structure of the chip-embedded package module according to the tenth embodiment of the present disclosure.
- FIG. 10 d is a top plan view of FIG. 10 c;
- FIG. 11 a is a cross-sectional view of a first structure of a chip-embedded package module according to an eleventh embodiment of the present disclosure
- FIG. 11 b is a cross-sectional view of a second structure of the chip-embedded package module of the eleventh embodiment of the present disclosure.
- FIG. 12 is a schematic structural view of a metal frame in a manufacturing method of a chip-embedded package module according to a twelfth embodiment of the present disclosure.
- FIG. 13 is a flowchart of a manufacturing method of a chip-embedded package module according to a twelfth embodiment of the present disclosure.
- first and second are used for descriptive purposes only, which cannot be construed as indicating or implying a relative importance or implicitly indicating the number of technical features indicated.
- features defined with “first” or “second” may include at least one of the features, either explicitly or implicitly.
- the meaning with regard to “a plurality of” indicates at least two, such as two, three, etc.
- a conductive member in the power module and a chip placed in the conductive member are generally packaged together by the insulating plastic packaging material.
- the chip differs considerably from the insulating plastic packaging material in terms of coefficient of thermal expansion (CTE)
- the edge position of the chip is easily delaminated from the insulating plastic packaging material due to mismatch of CTEs, significantly affecting reliability of the power module.
- the first embodiment of the present disclosure provides a chip-embedded package module.
- FIG. 1 a is a cross-sectional view of a first structure of a chip-embedded package module according to the first embodiment of the present disclosure
- FIG. 1 b is a cross-sectional view along line a-a′ of the chip-embedded package module according to the first embodiment of the present disclosure, wherein the chip-embedded package module's second protrusion has a first structure
- FIG. 1 c is a cross-sectional view along line a-a′ of the chip-embedded package module according to the first embodiment of the present disclosure, wherein the chip-embedded package module's second protrusion has a second structure
- FIG. 1 d is a cross-sectional view of a second structure of the chip-embedded package module according to the first embodiment of the present disclosure
- the chip-embedded package module provided in the first embodiment includes: a chip 1 , a first plastic member 2 , and a second plastic member 3 .
- the chip 1 has a first surface 101 and a second surface 102 that are disposed oppositely, where the first surface 101 is an electrode surface of the chip 1 , and the second surface 102 is a silicon substrate surface;
- the first plastic member 2 includes a first cover portion 201 and a first protrusion 202 , where the first cover portion 201 covers at least a portion of the first surface 101 of the chip 1 , the first protrusion 202 covers a side surface of the chip 1 , and a top surface of the first protrusion 202 is coplanar with the second surface 102 of the chip 1 ;
- the second plastic member 3 includes a second cover portion 301 and a second protrusion 302 , where the second cover portion 301 covers at least a portion of the second surface 102 of the chip 1 , the second protru
- the first surface 101 (excluding a conductive hole 9 ) and the side surface of the chip Tare covered by the first plastic member 2 , and the second surface 102 of the chip 1 is covered by the second plastic member 3 .
- the top surface of the second protrusion 302 on the side surface of the chip 1 is not coplanar with the second surface 102 of the chip 1 , forming a height difference; the second protrusion 302 of the second plastic member 3 is allowed to effectively cut off a passage for expansion of delamination at an edge position of the chip 1 , thereby effectively suppressing generation of the delamination, and solving the problem in the existing package module that the edge position of a chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
- the top surface of the second protrusion 302 abuts against the first plastic member 2
- the top surface of the first protrusion 202 abuts against the second plastic member 3
- Interfaces formed by the first plastic member 2 and the second plastic member 3 include a first interface 7 and a second interface 8 .
- the first interface 7 is formed by the top surface of the first protrusion 202 of the first plastic member 2 and the second plastic member 3
- the first interface 7 is aligned with the second surface 102 of the chip 1
- the second interface 8 is formed by the top surface of the second protrusion 302 of the second plastic member 3 and the first plastic member 2 .
- the second interface 8 is higher than the second surface 102 of the chip 1 in height, that is, the first interface 7 and the second interface 8 constitute a height difference discontinuous interface. Since an edge or sharp corner position of the second surface 102 of the chip 1 is extremely easy to delaminate, the second protrusion 302 of the second plastic member 3 is disposed at a position around the side of the chip 1 and near the chip 1 , so that the continuous interface which is coplanar with the second surface 102 of the chip 1 is blocked by the second protrusion 302 of the second plastic member 3 , and such a discontinuous interface structure that is formed can phenomenally cut off the passage for expansion of delamination at the edge position of the chip 1 , thereby effectively suppressing generation of the delamination.
- the top surface of the second protrusion 302 is not only higher than the second surface 102 but also higher than the first surface 101 , that is, the height difference between the second interface 8 and the first interface 7 is larger, and it is of greater possibility to effectively prevent delamination at the edge of the chip 1 .
- first protrusions 202 and the second protrusions 302 are adjacently disposed, so that the discontinuous interface structure formed between the first plastic member 2 and the second plastic member 3 is more stable, and it is of greater possibility to effectively improve the problem pertaining to interface delamination between the chip 1 and the second plastic members 3 , improving reliability of the power module.
- the structure formed by the second interface 8 which is formed by the top surface of the second protrusion 302 of the second plastic member 3 and the first plastic member 2 is a closed structure, that is, the second protrusion 302 covers a long side, a short edge, and a corner of the chip 1 , which thus can effectively suppress generation of edge delamination of all circumferences of the chip 1 .
- the second interface may also be provided only at a local weak position of the chip 1 .
- the second protrusion 302 is disposed along a side surface on which the short edge and the corner of the chip 1 are located.
- the chip 1 has a relatively large aspect ratio
- thermal mismatch accumulated in a long side direction is much greater than that in a short edge direction, and the delamination appears to be generated from the short edge position and expands along the long side direction; besides, since the corner position is highly prone to stress concentration, it is also easier to induce interface delamination, mainly characterized by generating from the corner position and expanding in a certain direction, for example, an angle between a crack and the long side is 30 to 45 degrees.
- the second protrusion 302 is disposed on a side surface where the short edge and the corner position of the chip 1 are located, so that the top surface of the second protrusion 302 and the first plastic member 2 form the second interface 8 , and the second interface 8 and the first interface 7 are height difference and discontinuous, thereby suppressing the delamination phenomenon along the long side direction of the chip 1 , saving costs and making the distribution of the second protrusion 302 more flexible.
- the chip-embedded package module in the first embodiment further includes a metal block 4 that serves as a conductive member, a first metal wiring layer 5 , and a second metal wiring layer 6 .
- the metal block 4 is a component of a metal frame 18 , where the metal frame 18 is used for accommodating the chip 1 , the metal block 4 is disposed on the side surface of the chip 1 , and the second protrusion 302 is located between the metal block 4 and the chip 1 ;
- the first metal wiring layer 5 is disposed on a surface of the first plastic member 2 facing away from the chip 1 , and the first metal wiring layer 5 is electrically connected to an electrode terminal of the chip 1 ;
- the second metal wiring layer 6 is disposed on a surface of the second plastic member 3 facing away from the chip 1 , and the second metal wiring layer 6 is electrically connected to an electrode terminal of the chip 1 .
- a lower surface of the metal block 4 is coplanar with the second surface 102 of the chip 1 ; an upper surface of the metal block 4 is coplanar with the top surface of the second protrusion 302 , and is higher than the first surface 101 of the chip 1 .
- the first metal wiring layer 5 and the second metal wiring layer 6 are connected through conductive hole 9 above and below the chip 1 and the metal block 4 respectively, meanwhile a solder mask layer 10 may be directly formed on the bottom and the top of the package module.
- the solder mask layer 10 may define a pad of a surface mount component.
- the electrode terminal of the chip 1 is distributed on an upper surface of the chip 1 , and the electrode terminal of the chip 1 is electrically connected, via the conductive hole 9 , to the first metal wiring layer 5 above the chip 1 .
- the electrode of the chip 1 may also be electrically connected to the metal block 4 via the conductive hole 9 after being electrically connected, via the conductive hole 9 , to the first metal wiring layer 5 above the chip 1 , and then electrically connected to the second metal wiring layer 6 below via the conductive hole 9 below the metal block 4 ; thus upper and lower conduction of a circuit is achieved, moreover, a high current may pass the metal block 4 , and the flow capacity is strong.
- the electrode terminal of the chip may be distributed on the upper surface of the chip 1 , that is, the electrode faces upward.
- the electrode terminal of the chip may also be distributed on a lower surface of the chip 1 , that is, the electrode faces downward, as shown in FIG. 1 d .
- Principles of the specific circuit conduction are similar to those illustrated in the above-mentioned case that the electrode of the chip is distributed on the upper surface of the chip 1 , and will not be described herein again.
- FIG. 2 is a cross-sectional view of a chip-embedded package module according to a second embodiment of the present disclosure.
- the chip-embedded package module of this embodiment differs from the chip-embedded package module of the first embodiment in that the top surface of the second protrusion 302 is higher than the second surface 102 and lower than the first surface 101 of the chip 1 so that the second interface 8 formed by the top surface of the second protrusion 302 and the first plastic member 2 is located between the upper and lower surfaces of the chip 1 , in this way, the first plastic member 2 only needs to fill a part of thickness of the entire chip 1 during molding, so that filling effects are better and the distribution is more uniform.
- Such improvement effects will directly induce a lower process stress, thereby increasing carrying capacity of the first plastic member 2 , and also improving strength of the second interface 8 accordingly. Therefore, it is possible to further improve the delamination at the edge of the chip.
- FIG. 3 is a cross-sectional view of a chip-embedded package module according to a third embodiment of the present disclosure.
- the upper surface of the metal block 4 is lower than the first surface 101 of the chip 1 in height, so that the top surface of the second protrusion 302 of the second plastic member 3 will be lower than the first surface 101 of the chip 1 in height.
- Such an arrangement can still ensure that the first interface 7 and the second interface 8 are height difference and discontinuous, which effectively blocks a passage for expansion of delamination at an edge position of the chip 1 , thereby suppressing occurrence of delamination.
- FIG. 4 a is a cross-sectional view of a first structure of a chip-embedded package module according to a fourth embodiment of the present disclosure
- FIG. 4 b is a cross-sectional view of a second structure of the chip-embedded package module according to the fourth embodiment of the present disclosure.
- the chip 1 includes a bare die, and an upper surface and a lower surface of the bare die serve as the first surface 101 and the second surface 102 of the chip 1 , respectively. As shown in FIG.
- the chip 1 of this embodiment includes a bare die and a conductive metal layer 103 covering the bare die, the first surface 101 of the chip 1 is formed on a side of the bare die away from the conductive metal layer 103 , and the second surface 102 of the chip 1 is formed on a side of the conductive metal layer 103 away from the bare die.
- the conductive metal layer 103 may be a copper layer bonded, soldered or plated on the bare die.
- the conductive metal layer 103 may partially cover a non-electrode surface opposite to an electrode surface of the bare die.
- the second surface 102 of the chip 1 may be connected to the second metal wiring layer 6 via the conductive hole 9 to form a downward heat transfer path; thus heat dissipation to the outside is achieved from both the first surface 101 and the second surface 102 of the chip 1 , and heat dissipation efficiency of the package module is greatly improved.
- the conductive metal layer 103 in this embodiment is in direct contact with the outside, that is, there is no a conductive hole 9 and a second metal wiring layer 6 at the bottom of the second surface 102 of the chip 1 , in this way, not only an overall height of the package module can be effectively reduced, but also heat dissipation efficiency of the package module can be improved.
- the package structure in FIG. 4 b is more asymmetrical, which is easier to induce the chip 1 to delaminate, at an edge, from the second plastic member 3 . Therefore, through mutual embedding of the first plastic member 2 and the second plastic member 3 , a height difference is formed between the top surface of the first protrusion 202 and the top surface of the second protrusion 302 , thereby cutting off expansion of delamination of the chip 1 . It is possible to significantly improve the delamination problem and improve reliability of the module.
- the listed package structures are all symmetric stack structures, that is, the metal wiring layer above the chip 1 has a same number of layers as the metal wiring layer below the chip 1 , for example, both of these have one layer.
- Such a symmetrical structure produces a small warpage and can effectively improve the process yield.
- the metal wiring layer above the chip 1 and the metal wiring layer below may also be of the same number of layers, or of different number of layers, alternatively, there may be at least one metal wiring layer only above or below the chip 1 .
- FIG. 5 a is a cross-sectional view of a first structure of a chip-embedded package module according to a fifth embodiment of the present disclosure
- FIG. 5 b is a cross-sectional view of a second structure of the chip-embedded package module according to the fifth embodiment of the present disclosure.
- the second protrusion 302 of the second plastic member 3 in this embodiment is disposed at a position different from that in each of the above embodiments.
- a surface of the metal block 4 contacting with the second plastic member 3 is formed with a groove into which the second protrusion 302 extends, so that a connection between the second plastic member 3 and the metal block 4 is more stable, and the problem pertaining to the delamination at the edge of the chip 1 is further improved.
- a plurality of grooves are formed on the surface of the metal block 4 contacting with the second plastic member 3 , as shown in FIG.
- the plurality of second protrusions 302 can be covered by the metal block 4 , which improves stability of the connection between the second plastic part 3 and the metal block 4 to a greater extent, thereby improving the problem pertaining to the delamination at the edge of the chip 1 , and improving reliability of the package module.
- FIG. 6 is a cross-sectional view of a chip-embedded package module according to a sixth embodiment of the present disclosure. As shown in FIG. 6 , this embodiment differs from each of the above embodiments in that a PCB substrate 11 defined in the present embodiment is used instead of the metal block 4 .
- the PCB substrate 11 may be a PCB double-sided copper-clad board, including a PCB core plate 115 and a PCB copper layer 116 .
- the PCB core plate 115 is generally made of a reinforced composite and has high tensile strength, fracture resistance is strong; meanwhile since there are many types of PCB substrates and it is easy to find a material matching the CTE of the chip, a lower thermal stress will be generated when the package module is subjected to a temperature cycling load. Arrangement of the second protrusion 302 of the second plastic member 3 between the chip 1 and the PCB substrate 11 will further improve reliability of the structure.
- the groove may be provided on a surface on which the bottom of the PCB substrate is in contact with the second plastic member, and the second protrusion 302 of the second plastic member 3 extends into the interior of the PCB substrate 11 to achieve a multi-lock structure.
- FIG. 7 is a cross-sectional view of a chip-embedded package module according to a seventh embodiment of the present disclosure.
- the chip-embedded package module in this embodiment further includes a component 12 , where the component 12 is disposed on the side surface of the chip 1 , and at least a portion of the second protrusion 302 is located between the component 12 and the chip 1 to form a second interface 8 between the chip 1 and the component 12 .
- the second interface 8 coincides with that in each of the above embodiments, that is, the surface formed between the top surface of the second protrusion 302 and the first plastic member 2 .
- the component 12 is placed coplanar with the chip 1 , which can effectively reduce the overall height of the package module.
- the component 12 is a chip
- the two chips are placed on the plane in a manner more flexibly.
- An electrode surface of the chip may face either upward or downward.
- the two chips may be placed in parallel and coplanar, that is, in the same layer.
- the package module is highly prone to delamination at edges of the component 12 and the chip 1 , thus the second protrusion 302 of the second plastic member 3 is disposed between the chip 1 and the component 12 so that a passage for expansion of delamination at edge positions of the chip 1 and the component 12 is blocked by the second protrusion 302 , thereby forming a discontinuous interface that is coplanar with bottom surfaces of the chip 1 and the component 12 , effectively suppressing generation of delamination at the edges of the chip and the component, and improving reliability.
- FIG. 8 is a cross-sectional view of a chip-embedded package module according to an eighth embodiment of the present disclosure.
- the chip-embedded package module in the this embodiment two layers of first metal wiring layer 5 are disposed above the chip 1 and one layer of second metal wiring layer 6 is disposed below the chip 1 .
- a third plastic member 13 is disposed on a side of the first plastic member 2 facing away from the chip 1 .
- the first metal wiring layer 5 at the uppermost of the package module is disposed on the third plastic member 13 which is connected to the adjacent first metal wiring layer 5 via the conductive hole 9 .
- first metal wiring layer 5 Two layers of first metal wiring layer 5 are disposed above the chip 1 , and one layer of second metal wiring layer 6 is disposed below the chip 1 .
- Such an asymmetric structure leads the degree of CTE mismatch between the material above the chip 1 and the chip 1 to be greater than the degree of CTE mismatch between the material below the chip 1 and the chip 1 , this macroscopically appears to cause a warpage above the chip 1 so that the interface formed between the second plastic member 3 and the chip 1 is pulled by the upper structure, that is, subject to a large stress. Therefore, a second protrusion 302 of the second plastic member 3 are disposed between the chip 1 and the metal block 4 , and/or between the chip 1 and the component 12 , which can well suppress generation and expansion of delamination.
- the second protrusion 302 of the second plastic member 3 may be disposed between the chip 1 and a conductive member such as the metal block 4 , the PCB substrate 11 etc., or between the chip 1 and the component 12 , so that the top surface of the second protrusion 302 and the top surface of the first protrusion 202 form a discontinuous plane, thereby suppressing generation and expansion of delamination.
- the component 12 may be a chip, a resistor or a capacitor, but is not limited thereto.
- FIG. 9 a is a cross-sectional view of a first structure of a chip-embedded package module according to a ninth embodiment of the present disclosure
- FIG. 9 b is a cross-sectional view along line a-a′ of the first structure of the chip-embedded package module according to the ninth embodiment of the present disclosure
- FIG. 9 c is a cross-sectional view along line b-b′ of the first structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- the chip-embedded package module in this embodiment includes two chips 1 , that is, a first chip 111 and a second chip 112 , and the first chip 111 and the second chip 112 are provided coplanar.
- An input capacitor 14 and a copper column 15 are soldered on a solder mask layer 10 at the top of the package module, and an inductor 16 is soldered on the copper column 15 .
- the inductor 16 , the capacitor 14 and the copper column 15 are stacked vertically in the chip 1 , and the capacitor 14 and the copper column 15 are packaged within the third plastic member 13 .
- the package module, the capacitor 14 and the inductor 16 together form a power module.
- the copper column 15 not only functions to connect the inductor 16 with the chip 1 , but also has a large current passed therethrough, fully meeting requirements of the inductor.
- the inside of the package module in this embodiment includes a first chip 111 and a second chip 112 .
- Each chip is integrated with at least two switch transistors, and the at least two switch transistors are connected in series to form half bridge circuits.
- Each half bridge circuit has a first power terminal 104 , a second power terminal 105 , a third power terminal 106 , and a signal terminal 107 .
- a metal block 4 is disposed between the first chip 111 and the second chip 112 when the first power terminal 104 is an input terminal VIN, the second power terminal 105 is a ground terminal GND, and the third power terminal 106 is an output terminal SW.
- the metal block 4 includes a first power pin 41 and a second power pin 42 .
- the first power pin 41 is electrically connected to first power terminals (VIN) of the first chip 111 and the second chip 112 through a portion of the first metal wiring layer 5
- the second power pin 42 is electrically connected to second power terminals (GND) of the first chip 108 and the second chip 109 through a remaining portion of the first metal wiring layer 5 ; moreover, the first power pin 41 and the second power pin 42 are alternative arranged, so that current equilibrium is achieved between the first chip 111 and the second chip 112 .
- a third power pads 106 ′ corresponding to the third power terminals 106 (SW) of the first chip 111 and the second chip 112 are formed directly above the package module, respectively.
- the third power pad 106 ′ of the first chip 111 is electrically connected to the third power terminal 106 (SW) of the first chip 111 via the conductive hole 9 directly;
- the third power pad 106 ′ of the second chip 112 is electrically connected to the third power terminal 106 (SW) of the second chip 112 via the conductive hole 9 directly; then, the third power pads 106 ′ are connected to an input terminal of the inductor 16 through the copper column 15 .
- connection path is short with small impedance and high efficiency, the structure is compact, and heat dissipation effects are also very good.
- the metal wiring layer above and below the two chips are directly connected to the solder mask layer on the surface layer. This double-sided pin-out mode facilitates implementation of the stack structure and facilitates improvement of power density of the power module.
- the distribution of the power terminal 104 , the power terminal 105 , the power terminal 106 and the signal terminal 107 of the first chip 111 and the second chip 112 is not limited to that shown in FIG. 9 b.
- a first power pad 104 ′ and the second power pad 105 ′ corresponding to the first power terminal 104 (VIN) and a second power terminal 105 (GND) may be distributed around the first chip 111 , around the second chip 112 , and between the first chip 111 and the second chip 112 ; moreover, the first power pad 104 ′ and the second power pad 105 ′ are closely and alternately arranged, which is beneficial to reduce parasitic inductance of the loop.
- An inductor output pad 108 ′ is connected to an output terminal of the inductor and is connected to the third power pin 43 via the conductive hole 9 .
- the third power pin 43 is connected to the second metal wiring layer 6 via the conductive hole 9 below, and finally an output terminal of the entire power module is formed below the module.
- the first power pad 104 ′ is short-circuited by the first power terminals 104 (VIN) of the first chip 111 and the second chip 112 , and can be drawn out from both left side and right side of each chip 1 .
- Such arrangement may allow for short current paths for inputs and outputs of two Buck circuits connected in parallel, good symmetry for two-phase circuits, good coupling effects for input circuits, good current equilibrium, and small impedance; also, heat dissipation at the top and the bottom can be achieved simultaneously, and various components in the package module may achieve a stacking arrangement, saving space occupation in the horizontal direction.
- the capacitor 14 may be disposed at an intermediate symmetrical position between the first chip 111 and the second chip 112 , and electrically connected to a metal block between the two chips through the first metal wiring layer 5 so as to achieve short and symmetrical circuit paths between the capacitor 14 and the two chips 1 .
- the two-phase circuits are connected in parallel, current equilibrium and mutual coupling together with ripple cancellation may be further achieved, efficiency is improved and it is suitable to operate at a higher frequency.
- a plurality of rows of metal blocks 4 may be disposed as signal pins around the two chips. Not only electrodes are nearly drawn out, but also the wiring is flexible; this is especially suitable for a case where the number of chip electrodes is large and the size of the module is limited.
- the second protrusion 302 is disposed on the second plastic member 3 , and the second protrusion 302 extends between the chip 1 and the metal block 4 , so that the second interface 8 formed by the second protrusion 302 and the first plastic member 2 and the first interface 7 formed by the first protrusion 202 and the second plastic member 3 form a height difference and discontinuous interface structure, which can effectively improve the delamination problem and improve reliability.
- FIG. 9 d is a cross-sectional view along line a-a′ of a second structure of the chip-embedded package module according to the ninth embodiment of the present disclosure
- FIG. 9 e is a cross-sectional view along line a-a′ of a third structure of the chip-embedded package module according to the ninth embodiment of the present disclosure
- FIG. 9 f is a cross-sectional view along line a-a′ of a fourth structure of the chip-embedded package module according to the ninth embodiment of the present disclosure.
- the first power pin 41 is electrically connected to a plurality of third power terminals 106 (SW) of the first chip 111
- the second power pin 42 is electrically connected to a plurality of third power terminals 106 (SW) of the second chip 112
- the first power pin 41 and the second power pin 42 are electrically connected to an input terminal of the inductor via the conductive hole 9 and the first metal wiring layer 5
- the first power pin 41 and the second power pin 42 are electrically connected to the third power pin 43 through the first metal wiring layer 5 and the conductive hole 9 after a magnetic core and windings of the inductor are passed through, and finally electrically connected to the bottom of the module to form an output terminal of the entire power module.
- the first power pin 41 and the second power pin 42 are set to a lock structure (shown in a dashed circle), which may further improve reliability of the structure of the module.
- reduction of an aspect ratio of the first power pin 41 or the second power pin 42 may also improve reliability of the structure of the module.
- FIG. 10 a is a cross-sectional view of a first structure of a chip-embedded package module according to a tenth embodiment of the present disclosure
- FIG. 10 b is a top plan view of FIG. 10 a , showing a chip, a metal block, and a capacitor
- FIG. 10 c is a cross-sectional view of a second structure of the chip-embedded package module according to the tenth embodiment of the present disclosure
- FIG. 10 d is a top plan view of FIG. 10 c ; which showing a chip, a metal block, and a capacitor.
- the height of the entire package module is increased due to arrangement of the capacitor 14 , in order to solve this problem, optionally, as shown in FIG. 10 a and FIG. 10 b , if the capacitor 14 is thinner than the chip 1 , two electrodes of the capacitor 14 may be soldered on the metal block 4 to compensate for the height difference.
- FIG. 10 c and FIG. 10 d if the capacitor 14 is higher than the chip 1 , no metal block 4 should be disposed between two chips 1 , instead the capacitor 14 is directly disposed between the two chips 1 , and the two electrodes of the capacitor 14 are electrically connected to the metal wiring layer above and below the chip 1 via the conductive hole 9 .
- the chip-embedded package module shortens both a circuit path from the capacitor 14 to the input of the module and circuit paths from the capacitor 14 to the two chips 1 , and may further enhance efficiency, current equilibrium and ripple cancellation effects thereof.
- the inductor 16 may be directly bonded with the package structure, and the structure may be more compact.
- Other capacitors may be disposed on at outer side of the chip 1 . These capacitors may be input capacitors Cin, output capacitors Co or the like. This structure further enhances current equilibrium effects and ripple cancellation effects when two-phase half-bridge circuits in parallel are worked, it is beneficial to reduce the number of capacitors or capacitance requirements, the structure is more compact and heat dissipation effects are better.
- the metal block 4 , the PCB substrate 11 or the capacitor 14 is introduced into the package module according to each of the above embodiments in order that upper and lower conduction of the circuit is achieved, so that a double-sided pin-out structure is implemented finally, that is, a double-sided pin-out structure.
- the metal block 4 , the PCB substrate 11 , and the capacitor 14 need to be separately manufactured, which are then bonded to a tape together with the chip 1 , and then pressed into the first plastic member 2 , the metal block 4 , the PCB substrate 11 or the capacitor 14 and the chip 1 are bonded as a whole through the first plastic member 2 .
- FIG. 11 a is a cross-sectional view of a first structure of a chip-embedded package module according to an eleventh embodiment of the present disclosure.
- FIG. 11 b is a cross-sectional view of a second structure of the chip-embedded package module of the eleventh embodiment of the present disclosure.
- the chip-embedded package module in this embodiment has a single-sided pin-out structure, that is, a single-sided pin structure, and there is no metal block or PCB substrate on a side surface of the chip.
- the conductive hole 9 is disposed on one side of the chip 1 , and an electrode on the second surface 102 of the chip 1 is connected to the second metal wiring layer 6 via the conductive hole 9 to achieve single-sided conduction of the chip 1 .
- a conductive column 17 with upper and lower conduction is formed inside the first plastic member 2 and the second plastic member 3 .
- the conductive column 17 is electrically connected to the first metal wiring layer 5 and the second metal wiring layer 6 .
- a specific conduction process of the circuit lies in: the power terminal of the chip 1 is electrically connected to the second metal wiring layer 6 via the conductive hole 9 below the second surface 102 of the chip 1 , and then is electrically connected to the first metal wiring layer 5 above the chip 1 through conductive columns 17 on both sides of the chip 1 so that upper and lower conduction of the circuit is achieved and the double-sided pin-out structure of the package module is implemented finally.
- the second protrusion 302 is disposed on the second plastic member 3 in this embodiment, and the second protrusion 302 extends into the side surface of the chip 1 . Since the top surface of the second protrusion 302 and the second surface 102 of the chip 1 form a height difference discontinuous interface structure, the delamination of the chip 1 from the second plastic member 2 is effectively suppressed.
- the first plastic member 2 and the second plastic member 3 may each be made of a thermosetting material.
- the chip-embedded package module includes: a chip having a first surface and a second surface that are disposed oppositely; a first plastic member including a first cover portion and a first protrusion, where the first cover portion covers at least a portion of the first surface of the chip, the first protrusion covers a side surface of the chip, and a top surface of the first protrusion is coplanar with the second surface of the chip; and a second plastic member including a second cover portion and the second protrusion, where the second cover portion covers at least a portion of the second surface of the chip, the second protrusion is disposed on the side surface of the chip, and a top surface of the second protrusion is not coplanar with the second surface of the chip.
- a height difference discontinuous interface structure is formed between the top surface of the second protrusion and the second surface of the chip the top surface, which phenomenally cuts off a passage for expansion of delamination at an edge position of the chip, thereby effectively suppressing generation of the delamination, and solving the problem in the existing package module that the edge position of the chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
- An embodiment of the present disclosure further provides a power module which includes the package module according to the first embodiment to the eleventh embodiment and an inductor 16 , where the inductor 16 is electrically connected to a chip of the package module, and the inductor 16 and the package module are disposed in a stacked manner.
- the power module further includes: a capacitor 14 , where the capacitor 14 is electrically connected to the chip of the package module, and the capacitor 14 and the package module are disposed in a stacked manner.
- the capacitor 14 is disposed on one surface of the package module
- the inductor 16 is disposed on a side of the capacitor 14 facing away from the package module
- the inductor 16 is electrically connected to the chip through a conductive connection member (such as the copper column 15 )
- the conductive connection member and the capacitor 14 are co-packaged together in a third plastic member 13
- the inductor 16 is disposed on a side of the third plastic member 13 facing away from the package module, that is to say, the conductive connection member and the capacitor 14 are disposed in the third plastic member 13
- the inductor 16 is disposed outside the third plastic member 13 and is located on a side of the third plastic member 13 facing away from the package module.
- the capacitor 14 and the inductor 16 may also be disposed together on one surface of the package module.
- FIG. 12 is a schematic structural view of a metal frame in a manufacturing method of a chip-embedded package module according to a twelfth embodiment of the present disclosure
- FIG. 13 is a flowchart of a manufacturing method of a chip-embedded package module according to a twelfth embodiment of the present disclosure.
- an embodiment of the present disclosure provides a manufacturing method of a chip-embedded package module, including:
- the method further includes: providing a metal frame 18 for accommodating the chip 1 , where the metal frame 18 is disposed coplanar with the second surface of the above chip.
- the metal frame 18 is obtained by simultaneously etching both sides (i.e. a front side and a back side) of a copper plate, and the metal frame 18 has a contiguous structure composed of a connector 19 for each package unit.
- the connector 19 is obtained by half etching.
- FIG. 13 illustrates, one of package units is taken as an example, a method for manufacturing a chip-embedded package module according to a twelfth embodiment of the present disclosure.
- the metal frame 18 is subjected to a roughening treatment so that an irregular or undulating texture is formed on the surface of the metal frame 18 , and an interface bonding force between the metal frame 18 and a subsequent insulating material (such as the first plastic member 2 and the second plastic member 3 ) may be improved.
- the metal block 4 on the metal frame 18 and the chip 1 are attached to the same tape.
- the chip 1 is coplanar with the metal block 4 , that is, the second surface 102 of the chip 1 is at the same level with a bottom surface of the metal block 4 .
- the metal block 4 includes a boss 44 whose height is lower than the thickness of the chip.
- an insulating material that is, the first plastic member 2
- the first plastic member 2 is pressed into the first surface 101 of the chip 1 , which is then solidified to obtain a first cover portion 201 covering the first surface 101 of the chip 1 and a first protrusion 202 covering the side surface of the chip 1 .
- the first plastic member 2 is generally made of a thermosetting material such as an epoxy resin, a silicone resin or the like.
- the tape is then removed, and a metal boss 44 on the metal frame 18 near a side of the chip 1 is etched using a chemical etching process, with a groove 45 obtained.
- a first interface 7 is formed between the top surface of the first protrusion 202 and the second plastic member 3
- a second interface 8 is formed between the top surface of the second protrusion 302 and the first plastic member 2 . Since there is a height difference between the first interface 7 and the second interface 8 , so that the passages for expansion of delamination at edge positions of the first surface 101 and the second surface 102 of the chip 1 are respectively cut by the first protrusion 202 and the second protrusion 302 , thereby effectively suppressing generation of the delamination, and solving the problem in the existing package module that the edge position of the chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
- the first plastic member 2 and the second plastic member 3 may be made of the same material or different materials. Not only the chemical etching process forms a discontinuous interface structure on a side of the chip 1 , but also the first protrusion 202 of the first plastic member 2 naturally inherits roughness of the metal block 4 , thereby enhancing interface strength of the first interface 7 . Therefore, there is no need to additionally add a roughening process to the first plastic member 2 in case that unnecessary damage is made to the chip due to the roughening.
- the height of the metal boss 44 may less than that of the chip, or equal to or greater than that of the chip so that the structure in the foregoing embodiments is achieved.
- part of the structure of the first protrusion 202 of the first plastic member 2 may be etched in a laser etching manner to form a void for filling the second protrusion 302 .
- the first protrusion 202 of the first plastic member 2 is still covering the side surface of the chip 1 .
- the laser etching process is shorter in time and more efficient than the chemical etching of the metal block.
- the first metal wiring layer 5 is then formed on the conductive hole 9 by an electroplating process, and the electrode on the first surface 101 of the chip 1 is connected to the first metal wiring layer 5 via the conductive hole 9 to achieve single-sided conduction of the circuit.
- the electrode of the chip is located on the second surface 102 of the chip 1
- the conductive hole 9 is formed on the second plastic member 3 below the chip 1
- the second metal wiring layer 6 is formed below the conductive hole 9 .
- the conductive hole 9 is formed on each of the first plastic member 2 and the second plastic member 3 , and the first metal wiring layer 5 and the second metal wiring layer 6 are respectively formed on conductive hole 9 above and below the chip 1 .
- the electrode of the chip may be led to the peripheral metal block 4 through the first metal wiring layer 5
- the electrode of the chip is led to the second metal wiring layer 6 through the metal block 4 , thereby achieving the upper and lower conduction of the internal circuit of the package module.
- the first metal wiring layer 5 and/or the second metal wiring layer 6 and the conductive hole 9 are formed in one step by a metallization process.
- a pad is disposed outside the first metal wiring layer 5 or the second metal wiring layer 6 to form a solder mask layer 10 , and an opening is provided on the pad so that the pad on the top of the package module in this embodiment is used as a system substrate for connecting inductors, drives, passive elements, and the like.
- a PCB substrate is used instead of the metal frame.
- the twelfth embodiment of the present disclosure provides a manufacturing method of a chip-embedded package module, including: providing a chip; pressing a first plastic member on a first surface of the chip in such a manner that a first cover portion of the first plastic member covers the first surface of the chip, a first protrusion of the first plastic member covers a side surface of the chip, and the top surface of the first protrusion is coplanar with a second surface of the chip; and pressing a second plastic member on the second surface of the chip in such a manner that a second cover portion of the second plastic member covers the second surface of the chip, the second protrusion of the second plastic member is located on the side surface of the chip, and the top surface of the second protrusion is not coplanar with the second surface of the chip.
- structure height difference discontinuous interface structure is formed between the top surface of the second protrusion and the second surface of the chip, which greatlyly cuts off a passage for expansion of delamination at an edge position of the chip, thereby effectively suppressing generation of the delamination, and solving the problem in the existing package module that the edge position of the chip is delaminated from the insulating plastic packaging material due to mismatch of coefficients of thermal expansion between the chip and the insulating plastic packaging material.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
-
- 1—chip; 101—first surface; 102—second surface; 103—conductive metal layer; 104—first power terminal; 105—second power terminal; 106—third power terminal; 107—signal terminal; 111—first chip; 112—second chip;
- 2—first plastic member; 201—first cover portion; 202—first protrusion;
- 3—second plastic member; 301—second cover portion; 302—second protrusion;
- 4—metal block; 41—first power pin; 42—second power pin; 43—third power pin; 44—metal boss; 45—groove;
- 5—first metal wiring layer; 6—second metal wiring layer;
- 7—first interface; 8—second interface; 9—conductive hole;
- 10—solder mask layer; 104′—first power pad; 105′—second power pad; 106′—third power pad; 108′—inductor output pad;
- 11—printed circuit board (PCB) substrate; 115—PCB core plate; 116—PCB copper layer;
- 12—component;
- 13—third plastic piece; 14—capacitor; 15—copper column; 16—inductor;
- 17—conductive column; 18—metal frame; 19—connector.
Claims (22)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201910013049.3A CN111415908B (en) | 2019-01-07 | 2019-01-07 | Power module, chip embedded type packaging module and preparation method |
| CN201910013049.3 | 2019-01-07 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200221582A1 US20200221582A1 (en) | 2020-07-09 |
| US11399438B2 true US11399438B2 (en) | 2022-07-26 |
Family
ID=71405313
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/731,078 Active 2040-08-28 US11399438B2 (en) | 2019-01-07 | 2019-12-31 | Power module, chip-embedded package module and manufacturing method of chip-embedded package module |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US11399438B2 (en) |
| CN (1) | CN111415908B (en) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN111524873B (en) * | 2019-02-01 | 2022-05-13 | 台达电子企业管理(上海)有限公司 | Embedded packaging module and packaging method thereof |
| CN111739867B (en) * | 2020-07-31 | 2025-04-25 | 矽磐微电子(重庆)有限公司 | Semiconductor packaging method and semiconductor packaging structure |
| CN111883441B (en) * | 2020-07-31 | 2022-08-26 | 矽磐微电子(重庆)有限公司 | Semiconductor packaging method and semiconductor packaging structure |
| CN114664779A (en) * | 2020-12-24 | 2022-06-24 | 江苏长电科技股份有限公司 | Packaging structure with inductance device and manufacturing method thereof |
| CN114464540B (en) * | 2022-02-11 | 2025-01-28 | 展讯通信(上海)有限公司 | Component packaging method and component packaging structure |
| TWI830358B (en) * | 2022-08-31 | 2024-01-21 | 高加盛科技有限公司 | Circuit board pressing structure and retractable board equipment |
| CN116631972B (en) * | 2023-04-28 | 2024-03-22 | 海信家电集团股份有限公司 | Power module and electronic equipment with same |
| WO2025035459A1 (en) * | 2023-08-17 | 2025-02-20 | 广东省科学院半导体研究所 | High-density interconnected packaging structure and method for chips |
Citations (59)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5111278A (en) | 1991-03-27 | 1992-05-05 | Eichelberger Charles W | Three-dimensional multichip module systems |
| US20010007287A1 (en) | 2000-01-11 | 2001-07-12 | Jean Hoche | Electronics module having power components, and a method of manufacture |
| US6627984B2 (en) | 2001-07-24 | 2003-09-30 | Dense-Pac Microsystems, Inc. | Chip stack with differing chip package types |
| US6806580B2 (en) | 2002-12-26 | 2004-10-19 | Fairchild Semiconductor Corporation | Multichip module including substrate with an array of interconnect structures |
| US20050161785A1 (en) | 2004-01-28 | 2005-07-28 | Tetsuya Kawashima | Semiconductor device |
| US20060043549A1 (en) * | 2004-09-01 | 2006-03-02 | Phoenix Precision Technology Corporation | Micro-electronic package structure and method for fabricating the same |
| US20060232942A1 (en) | 2005-03-31 | 2006-10-19 | Hitachi Industrial Equipment Systems Co., Ltd | Electric circuit module as well as power converter and vehicle-mounted electric system that include the module |
| US7173333B2 (en) | 2003-12-03 | 2007-02-06 | Renesas Technology Corp. | Semiconductor device |
| TWI275150B (en) | 2005-05-12 | 2007-03-01 | Phoenix Prec Technology Corp | Embedded chip package structure |
| CN101038880A (en) | 2006-03-15 | 2007-09-19 | 日月光半导体制造股份有限公司 | Method for manufacturing substrate |
| US20070249102A1 (en) * | 2006-04-21 | 2007-10-25 | Infineon Technologies Ag | Panel and semiconductor device having a structure with a low-k dielectric |
| CN101179066A (en) | 2006-11-10 | 2008-05-14 | 全懋精密科技股份有限公司 | Chip embedded type packaging structure |
| CN101330075A (en) | 2007-06-20 | 2008-12-24 | 乾坤科技股份有限公司 | Three-dimensional packaging structure |
| CN101378049A (en) | 2007-08-29 | 2009-03-04 | 佳邦科技股份有限公司 | Embedded multifunctional integrated structure and manufacturing method thereof |
| CN100470785C (en) | 2007-04-29 | 2009-03-18 | 江苏长电科技股份有限公司 | Effective Packaging Method for Improving Layering of Components in Semiconductor Plastic Packages |
| CN101414602A (en) | 2007-10-17 | 2009-04-22 | 佳邦科技股份有限公司 | Embedded multifunctional integrated structure of integrated protection element and manufacturing method thereof |
| CN101483381A (en) | 2008-01-07 | 2009-07-15 | 台达电子工业股份有限公司 | Combined circuit and electronic element |
| JP2009225612A (en) | 2008-03-18 | 2009-10-01 | Mitsubishi Electric Corp | Power module |
| CN101790766A (en) | 2007-08-31 | 2010-07-28 | 胜美达集团株式会社 | Coil component and manufacturing method of the coil component |
| US20100194511A1 (en) | 2009-01-22 | 2010-08-05 | Ngk Insulators, Ltd. | Compact inductor and a method for manufacturing the same |
| CN101840769A (en) | 2009-03-16 | 2010-09-22 | Tdk株式会社 | Transformer and switching power unit |
| CN201655476U (en) | 2010-01-27 | 2010-11-24 | 新源兴业有限公司 | Molded inductor |
| US20110127678A1 (en) | 2008-06-20 | 2011-06-02 | Il Kwon Shim | Integrated circuit packaging system with embedded circuitry and post |
| US20110227223A1 (en) * | 2010-03-18 | 2011-09-22 | Albert Wu | Embedded die with protective interposer |
| US20120014059A1 (en) | 2010-07-15 | 2012-01-19 | Jian-Hong Zeng | Power module |
| CN102369790A (en) | 2011-09-14 | 2012-03-07 | 华为技术有限公司 | Printed circuit board and power supply module |
| US20120161128A1 (en) | 2010-12-22 | 2012-06-28 | Infineon Technologies Ag | Die package |
| EP2482312A2 (en) | 2011-04-29 | 2012-08-01 | Huawei Technologies Co., Ltd. | Power supply module and packaging and integrating method thereof |
| US20130049137A1 (en) | 2011-08-26 | 2013-02-28 | Renesas Electronics Corporation | Semiconductor device |
| US20130094269A1 (en) | 2010-04-01 | 2013-04-18 | Hitachi Automotive Systems, Ltd. | Power Conversion Apparatus |
| CN103187388A (en) | 2011-12-28 | 2013-07-03 | 台湾积体电路制造股份有限公司 | Packaged semiconductor device and method of packaging the semiconductor device |
| CN103298258A (en) | 2013-05-21 | 2013-09-11 | 华为技术有限公司 | Circuit board and power conversion device with same |
| CN103383891A (en) | 2012-05-04 | 2013-11-06 | 陈建兴 | Inductor manufacturing method and inductor |
| CN103681535A (en) | 2012-09-01 | 2014-03-26 | 万国半导体股份有限公司 | Wafer level packaging element with thick bottom pedestal and making method thereof |
| CN103730434A (en) | 2012-10-11 | 2014-04-16 | 台湾积体电路制造股份有限公司 | POP structure and its formation method |
| US8736040B2 (en) | 2011-04-18 | 2014-05-27 | International Rectifier Corporation | Power module with current routing |
| CN103887292A (en) | 2012-12-21 | 2014-06-25 | 万国半导体股份有限公司 | Stacked double-chip packaging structure and preparation method thereof |
| JP2014168038A (en) | 2013-02-04 | 2014-09-11 | Nec Tokin Corp | Magnetic core, inductor, and module having inductor |
| CN104051363A (en) | 2013-03-14 | 2014-09-17 | 英飞凌科技奥地利有限公司 | Chip package and method for manufacturing the same |
| US20150055306A1 (en) | 2012-05-04 | 2015-02-26 | A.B. Mikroelektronik Gesellschaft Mit Beschraenkter Haftung | Circuit board, particulary for a power-electronic module, comprising an electrically-conductive substrate |
| CN204348470U (en) | 2014-12-09 | 2015-05-20 | 美磊科技股份有限公司 | Coupled inductor |
| CN104756611A (en) | 2012-09-12 | 2015-07-01 | 费斯托股份有限两合公司 | Method for producing a coil integrated in a substrate or applied to a substrate, and electronic device |
| US20150200050A1 (en) | 2014-01-16 | 2015-07-16 | Fujitsu Limited | Inductor apparatus and inductor apparatus manufacturing method |
| TW201537722A (en) | 2009-08-07 | 2015-10-01 | Semiconductor Energy Lab | Semiconductor device and method of manufacturing same |
| CN105679738A (en) | 2016-03-24 | 2016-06-15 | 禾邦电子(中国)有限公司 | Chip rectifier component and production technology thereof |
| US20160284789A1 (en) | 2014-03-28 | 2016-09-29 | Qualcomm Incorporated | 3d pillar inductor |
| US20170018348A1 (en) | 2015-07-14 | 2017-01-19 | Globalfoundries Inc. | Coupling inductors in an ic device using interconnecting elements with solder caps and resulting devices |
| US20170064808A1 (en) | 2015-09-02 | 2017-03-02 | Stmicroelectronics S.R.L. | Electronic power module with enhanced thermal dissipation and manufacturing method thereof |
| US20170062121A1 (en) | 2015-08-24 | 2017-03-02 | Samsung Electro-Mechanics Co., Ltd. | Coil component and method of manufacturing the same |
| CN107086212A (en) | 2016-02-12 | 2017-08-22 | 商升特公司 | Semiconductor devices on lead frame with integrating passive components |
| CN107424980A (en) | 2016-04-28 | 2017-12-01 | 株式会社吉帝伟士 | Semiconductor package and method for manufacturing semiconductor package |
| US20170373133A1 (en) | 2013-05-21 | 2017-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Magnetic core inductors for integrated voltage regulator |
| US20180033732A1 (en) * | 2016-07-27 | 2018-02-01 | Ibiden Co., Ltd. | Wiring board |
| US20180096780A1 (en) | 2016-09-30 | 2018-04-05 | Taiyo Yuden Co., Ltd. | Coil component |
| US20180102349A1 (en) | 2016-10-06 | 2018-04-12 | Infineon Technologies Americas Corp. | Multi-phase power converter with common connections |
| US20180130595A1 (en) | 2016-11-10 | 2018-05-10 | Samsung Electro-Mechanics Co., Ltd. | Inductor and method of manufacturing the same |
| US20180182945A1 (en) | 2016-12-22 | 2018-06-28 | Rohm Co., Ltd. | Led package |
| CN108231607A (en) | 2016-11-29 | 2018-06-29 | Pep创新私人有限公司 | Chip packaging method and encapsulating structure |
| CN108962773A (en) | 2018-07-26 | 2018-12-07 | 华进半导体封装先导技术研发中心有限公司 | Fan-out package structure and its manufacturing method |
-
2019
- 2019-01-07 CN CN201910013049.3A patent/CN111415908B/en active Active
- 2019-12-31 US US16/731,078 patent/US11399438B2/en active Active
Patent Citations (63)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5111278A (en) | 1991-03-27 | 1992-05-05 | Eichelberger Charles W | Three-dimensional multichip module systems |
| US20010007287A1 (en) | 2000-01-11 | 2001-07-12 | Jean Hoche | Electronics module having power components, and a method of manufacture |
| US6627984B2 (en) | 2001-07-24 | 2003-09-30 | Dense-Pac Microsystems, Inc. | Chip stack with differing chip package types |
| US6806580B2 (en) | 2002-12-26 | 2004-10-19 | Fairchild Semiconductor Corporation | Multichip module including substrate with an array of interconnect structures |
| US7173333B2 (en) | 2003-12-03 | 2007-02-06 | Renesas Technology Corp. | Semiconductor device |
| US20050161785A1 (en) | 2004-01-28 | 2005-07-28 | Tetsuya Kawashima | Semiconductor device |
| US20060043549A1 (en) * | 2004-09-01 | 2006-03-02 | Phoenix Precision Technology Corporation | Micro-electronic package structure and method for fabricating the same |
| US20060232942A1 (en) | 2005-03-31 | 2006-10-19 | Hitachi Industrial Equipment Systems Co., Ltd | Electric circuit module as well as power converter and vehicle-mounted electric system that include the module |
| TWI275150B (en) | 2005-05-12 | 2007-03-01 | Phoenix Prec Technology Corp | Embedded chip package structure |
| CN101038880A (en) | 2006-03-15 | 2007-09-19 | 日月光半导体制造股份有限公司 | Method for manufacturing substrate |
| US20070249102A1 (en) * | 2006-04-21 | 2007-10-25 | Infineon Technologies Ag | Panel and semiconductor device having a structure with a low-k dielectric |
| CN101179066A (en) | 2006-11-10 | 2008-05-14 | 全懋精密科技股份有限公司 | Chip embedded type packaging structure |
| CN101179066B (en) | 2006-11-10 | 2010-05-12 | 全懋精密科技股份有限公司 | Chip embedded type packaging structure |
| CN100470785C (en) | 2007-04-29 | 2009-03-18 | 江苏长电科技股份有限公司 | Effective Packaging Method for Improving Layering of Components in Semiconductor Plastic Packages |
| CN101330075A (en) | 2007-06-20 | 2008-12-24 | 乾坤科技股份有限公司 | Three-dimensional packaging structure |
| CN101378049A (en) | 2007-08-29 | 2009-03-04 | 佳邦科技股份有限公司 | Embedded multifunctional integrated structure and manufacturing method thereof |
| CN101790766A (en) | 2007-08-31 | 2010-07-28 | 胜美达集团株式会社 | Coil component and manufacturing method of the coil component |
| CN101414602A (en) | 2007-10-17 | 2009-04-22 | 佳邦科技股份有限公司 | Embedded multifunctional integrated structure of integrated protection element and manufacturing method thereof |
| CN101483381A (en) | 2008-01-07 | 2009-07-15 | 台达电子工业股份有限公司 | Combined circuit and electronic element |
| JP2009225612A (en) | 2008-03-18 | 2009-10-01 | Mitsubishi Electric Corp | Power module |
| US20110127678A1 (en) | 2008-06-20 | 2011-06-02 | Il Kwon Shim | Integrated circuit packaging system with embedded circuitry and post |
| US20100194511A1 (en) | 2009-01-22 | 2010-08-05 | Ngk Insulators, Ltd. | Compact inductor and a method for manufacturing the same |
| CN101840769A (en) | 2009-03-16 | 2010-09-22 | Tdk株式会社 | Transformer and switching power unit |
| TW201537722A (en) | 2009-08-07 | 2015-10-01 | Semiconductor Energy Lab | Semiconductor device and method of manufacturing same |
| CN201655476U (en) | 2010-01-27 | 2010-11-24 | 新源兴业有限公司 | Molded inductor |
| US20110227223A1 (en) * | 2010-03-18 | 2011-09-22 | Albert Wu | Embedded die with protective interposer |
| US20130094269A1 (en) | 2010-04-01 | 2013-04-18 | Hitachi Automotive Systems, Ltd. | Power Conversion Apparatus |
| US20120014059A1 (en) | 2010-07-15 | 2012-01-19 | Jian-Hong Zeng | Power module |
| US20120161128A1 (en) | 2010-12-22 | 2012-06-28 | Infineon Technologies Ag | Die package |
| US8736040B2 (en) | 2011-04-18 | 2014-05-27 | International Rectifier Corporation | Power module with current routing |
| EP2482312A2 (en) | 2011-04-29 | 2012-08-01 | Huawei Technologies Co., Ltd. | Power supply module and packaging and integrating method thereof |
| US20130049137A1 (en) | 2011-08-26 | 2013-02-28 | Renesas Electronics Corporation | Semiconductor device |
| CN102369790A (en) | 2011-09-14 | 2012-03-07 | 华为技术有限公司 | Printed circuit board and power supply module |
| CN103187388A (en) | 2011-12-28 | 2013-07-03 | 台湾积体电路制造股份有限公司 | Packaged semiconductor device and method of packaging the semiconductor device |
| CN103187388B (en) | 2011-12-28 | 2016-04-06 | 台湾积体电路制造股份有限公司 | The semiconductor device of encapsulation and the method for encapsulated semiconductor device |
| CN103383891A (en) | 2012-05-04 | 2013-11-06 | 陈建兴 | Inductor manufacturing method and inductor |
| US20150055306A1 (en) | 2012-05-04 | 2015-02-26 | A.B. Mikroelektronik Gesellschaft Mit Beschraenkter Haftung | Circuit board, particulary for a power-electronic module, comprising an electrically-conductive substrate |
| CN103681535A (en) | 2012-09-01 | 2014-03-26 | 万国半导体股份有限公司 | Wafer level packaging element with thick bottom pedestal and making method thereof |
| CN104756611A (en) | 2012-09-12 | 2015-07-01 | 费斯托股份有限两合公司 | Method for producing a coil integrated in a substrate or applied to a substrate, and electronic device |
| CN103730434A (en) | 2012-10-11 | 2014-04-16 | 台湾积体电路制造股份有限公司 | POP structure and its formation method |
| CN103887292A (en) | 2012-12-21 | 2014-06-25 | 万国半导体股份有限公司 | Stacked double-chip packaging structure and preparation method thereof |
| JP2014168038A (en) | 2013-02-04 | 2014-09-11 | Nec Tokin Corp | Magnetic core, inductor, and module having inductor |
| CN104051363A (en) | 2013-03-14 | 2014-09-17 | 英飞凌科技奥地利有限公司 | Chip package and method for manufacturing the same |
| US20170373133A1 (en) | 2013-05-21 | 2017-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Magnetic core inductors for integrated voltage regulator |
| CN103298258A (en) | 2013-05-21 | 2013-09-11 | 华为技术有限公司 | Circuit board and power conversion device with same |
| US20150200050A1 (en) | 2014-01-16 | 2015-07-16 | Fujitsu Limited | Inductor apparatus and inductor apparatus manufacturing method |
| US20160284789A1 (en) | 2014-03-28 | 2016-09-29 | Qualcomm Incorporated | 3d pillar inductor |
| CN204348470U (en) | 2014-12-09 | 2015-05-20 | 美磊科技股份有限公司 | Coupled inductor |
| US20170018348A1 (en) | 2015-07-14 | 2017-01-19 | Globalfoundries Inc. | Coupling inductors in an ic device using interconnecting elements with solder caps and resulting devices |
| US20170062121A1 (en) | 2015-08-24 | 2017-03-02 | Samsung Electro-Mechanics Co., Ltd. | Coil component and method of manufacturing the same |
| US20170064808A1 (en) | 2015-09-02 | 2017-03-02 | Stmicroelectronics S.R.L. | Electronic power module with enhanced thermal dissipation and manufacturing method thereof |
| CN107086212A (en) | 2016-02-12 | 2017-08-22 | 商升特公司 | Semiconductor devices on lead frame with integrating passive components |
| CN105679738A (en) | 2016-03-24 | 2016-06-15 | 禾邦电子(中国)有限公司 | Chip rectifier component and production technology thereof |
| CN107424980A (en) | 2016-04-28 | 2017-12-01 | 株式会社吉帝伟士 | Semiconductor package and method for manufacturing semiconductor package |
| US20180033732A1 (en) * | 2016-07-27 | 2018-02-01 | Ibiden Co., Ltd. | Wiring board |
| US20180096780A1 (en) | 2016-09-30 | 2018-04-05 | Taiyo Yuden Co., Ltd. | Coil component |
| US20180102349A1 (en) | 2016-10-06 | 2018-04-12 | Infineon Technologies Americas Corp. | Multi-phase power converter with common connections |
| CN107919350A (en) | 2016-10-06 | 2018-04-17 | 英飞凌科技美国公司 | Multiphase power converter with commonly connected structure |
| US20180130595A1 (en) | 2016-11-10 | 2018-05-10 | Samsung Electro-Mechanics Co., Ltd. | Inductor and method of manufacturing the same |
| CN108231607A (en) | 2016-11-29 | 2018-06-29 | Pep创新私人有限公司 | Chip packaging method and encapsulating structure |
| US20180204741A1 (en) | 2016-11-29 | 2018-07-19 | Pep Innovation Pte Ltd. | Semiconductor package and method of forming thereof |
| US20180182945A1 (en) | 2016-12-22 | 2018-06-28 | Rohm Co., Ltd. | Led package |
| CN108962773A (en) | 2018-07-26 | 2018-12-07 | 华进半导体封装先导技术研发中心有限公司 | Fan-out package structure and its manufacturing method |
Non-Patent Citations (11)
| Title |
|---|
| Corrected Notice of Allowability of U.S. Appl. No. 16/735,716 dated Dec. 9, 2021. |
| Corresponding China NOA issued on Jan. 20, 2022 with its translation. |
| Corresponding China office action dated Jul. 21, 2021. |
| Corresponding China office action dated Mar. 21, 2022 with its translation. |
| Corresponding China office action dated May 24, 2021. |
| Corresponding India office action dated Apr. 7, 2021. |
| Corresponding India Office Action dated Aug. 31, 2021. |
| Corresponding India office action dated Oct. 25, 2021. |
| Corresponding US office action dated Mar. 19, 2021. |
| Machine translation of CN 101378049. |
| The Office Action of U.S. Appl. No. 16/735,716 dated Sep. 10, 2021. |
Also Published As
| Publication number | Publication date |
|---|---|
| CN111415908B (en) | 2022-02-22 |
| US20200221582A1 (en) | 2020-07-09 |
| CN111415908A (en) | 2020-07-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11399438B2 (en) | Power module, chip-embedded package module and manufacturing method of chip-embedded package module | |
| US10332818B2 (en) | Efficient heat removal from component carrier with embedded diode | |
| US10096562B2 (en) | Power module package | |
| US6992896B2 (en) | Stacked chip electronic package having laminate carrier and method of making same | |
| US7161810B2 (en) | Stacked chip electronic package having laminate carrier and method of making same | |
| US8524532B1 (en) | Integrated circuit package including an embedded power stage wherein a first field effect transistor (FET) and a second FET are electrically coupled therein | |
| US20140251658A1 (en) | Thermally enhanced wiring board with built-in heat sink and build-up circuitry | |
| US12058814B2 (en) | Power module and manufacturing method thereof | |
| US11160160B1 (en) | PCB for bare die mount and process therefore | |
| US20080230892A1 (en) | Chip package module | |
| TW201027697A (en) | Mount board and semiconductor module | |
| TWI393196B (en) | Method of forming a single layer substrate for a high capacity memory card | |
| US20080073797A1 (en) | Semiconductor die module and package and fabricating method of semiconductor package | |
| JP2005223223A (en) | Semiconductor IC-embedded substrate, manufacturing method thereof, and semiconductor IC-embedded module | |
| JP4595593B2 (en) | Semiconductor IC built-in substrate | |
| US20250285925A1 (en) | Component Carrier and Method of Manufacturing the Same | |
| US6057594A (en) | High power dissipating tape ball grid array package | |
| TW201737445A (en) | Stacked rectifier in package | |
| CN113013152B (en) | Substrate, manufacturing method and power module applicable to substrate | |
| KR100498470B1 (en) | Multi chip package and method for manufacturing the same | |
| CN100552940C (en) | Stack structure of semiconductor element embedded loading board | |
| JPH02343A (en) | Substrate for mounting electronic parts | |
| US20240243021A1 (en) | Package carrier and manufacturing method thereof and chip package structure | |
| CN217883966U (en) | Component carrier comprising at least two components | |
| US20250079267A1 (en) | Chip package structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: DELTA ELECTRONICS (SHANGHAI) CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HONG, SHOUYU;CHEN, QINGDONG;ZHOU, GANYU;AND OTHERS;SIGNING DATES FROM 20191023 TO 20191025;REEL/FRAME:051417/0670 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |