TWI751240B - 晶片封裝結構及其製造方法 - Google Patents

晶片封裝結構及其製造方法 Download PDF

Info

Publication number
TWI751240B
TWI751240B TW106142530A TW106142530A TWI751240B TW I751240 B TWI751240 B TW I751240B TW 106142530 A TW106142530 A TW 106142530A TW 106142530 A TW106142530 A TW 106142530A TW I751240 B TWI751240 B TW I751240B
Authority
TW
Taiwan
Prior art keywords
conductive
layer
wafer
redistribution structure
dielectric
Prior art date
Application number
TW106142530A
Other languages
English (en)
Other versions
TW201906103A (zh
Inventor
鄭心圃
陳碩懋
許峯誠
Original Assignee
台灣積體電路製造股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 台灣積體電路製造股份有限公司 filed Critical 台灣積體電路製造股份有限公司
Publication of TW201906103A publication Critical patent/TW201906103A/zh
Application granted granted Critical
Publication of TWI751240B publication Critical patent/TWI751240B/zh

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/25Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/20Structure, shape, material or disposition of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68318Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68372Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to support a device or wafer when forming electrical connections thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68381Details of chemical or physical process used for separating the auxiliary support from a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05184Tungsten [W] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13075Plural core members
    • H01L2224/1308Plural core members being stacked
    • H01L2224/13082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/13124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/13184Tungsten [W] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/20Structure, shape, material or disposition of high density interconnect preforms
    • H01L2224/21Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
    • H01L2224/215Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/24137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81193Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92244Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L24/09Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1203Rectifying Diode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1431Logic devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1434Memory
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15192Resurf arrangement of the internal vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18162Exposing the passive side of the semiconductor or solid-state body of a chip with build-up interconnect

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

提供晶片封裝結構的製造方法,此方法包含在載體基底上方形成第一介電層,第一介電層是連續的介電層且具有開口。此方法包含在第一介電層上方和在開口中形成第一布線層,第一介電層和第一布線層一起形成重分布結構,且重分布結構具有第一表面和第二表面。此方法包含在第一表面上方設置第一晶片和第一導電凸塊,在第一表面上方形成第一模製層,以及移除載體基底。此方法還包含在第二表面上方設置第二晶片和第二導電凸塊,以及在第二表面上方形成第二模製層。

Description

晶片封裝結構及其製造方法
本發明實施例是關於半導體技術,特別是有關於晶片封裝結構及其製造方法。
半導體積體電路(Integrated Circuit,IC)工業經歷快速成長,在積體電路的材料和設計上之技術進展已經產生了數個世代的積體電路,每一世代皆較前一世代具有更小且更複雜的電路。然而,這些進展也增加了積體電路之處理和製造的複雜度。
在積體電路演進的歷程中,當幾何尺寸(亦即使用生產製程可以產生的最小組件(或線))縮減時,功能密度(亦即單位晶片面積的互連裝置數量)通常也增加。此尺寸縮減的製程藉由提高生產效率和降低相關成本而提供了一些效益。
然而,由於不斷地縮減部件(feature)尺寸,生產製程變得更難以實施。因此,以越來越小的尺寸形成可靠的半導體裝置是一項挑戰。
根據本發明的一些實施例,提供晶片封裝結構的製造方法。此方法包含在載體基底上方形成第一介電層,其 中第一介電層具有第一開口,在第一介電層上方和在第一開口中形成第一布線層,其中第一介電層和第一布線層一起形成重分布結構,且重分布結構具有第一表面和與第一表面相反的第二表面,在第一表面上方設置第一晶片和第一導電凸塊,其中第一導電凸塊介於第一晶片和重分布結構之間,在第一表面上方形成第一模製層,以環繞第一晶片和第一導電凸塊,移除載體基底,在第二表面上方設置第二晶片和第二導電凸塊,其中第二導電凸塊介於第二晶片和重分布結構之間,以及在第二表面上方形成第二模製層,以環繞第二晶片和第二導電凸塊。
根據本發明的一些實施例,提供晶片封裝結構的製造方法。此方法包含在載體基底上方設置第一晶片,其中第一晶片包含基底和在基底上方的導電墊,在載體基底上方形成第一模製層以環繞第一晶片,在第一模製層和第一晶片上方形成介電層,其中介電層具有第一開口,在介電層上方和在第一開口中形成布線層,介電層和布線層一起形成第一重分布結構,第一重分布結構具有第一表面和與第一表面相反的第二表面,第二表面面對第一晶片,且導電墊介於基底和第一重分布結構之間,在第一表面上方形成第一導電柱,其中第一導電柱電性連接至布線層,在第一表面上方設置第二晶片和第一導電凸塊,其中第一導電凸塊介於第二晶片和第一重分布結構之間,在第一表面上方形成第二模製層以環繞第一導電柱、第二晶片和第一導電凸塊,以及移除載體基底。
根據本發明的一些實施例,提供晶片封裝結構。此晶片封裝結構包含第一重分布結構,其包含介電結構和在介電結構中的複數個布線層,其中第一重分布結構具有第一表面和與第一表面相反的第二表面,第一晶片在第一表面上方,第一導電凸塊介於第一晶片和第一重分布結構之間,第一導電柱在第一表面上方,相鄰於第一晶片且電性連接至這些布線層,第二晶片在第二表面上方,其中第二晶片包含基底和在基底上方的導電墊,且導電墊介於基底和第一重分布結構之間,第一模製層在第一表面上方,以環繞第一晶片、第一導電凸塊和第一導電柱,以及第二模製層在第二表面上方以環繞第二晶片。
110、170、310、1110、C:載體基底
120、120A、120B、250、320:重分布結構
120a、120b:表面
121、123、125、127、144、214、251、253、255、257、264、344、612:介電層
121a、121b、123a、125a、127a、251a、255a、257a、1132:開口
122、124、126、252、254、256:布線層
122a、124a、126a:導線
128a、128b、182、184、258、322、324:導電墊
130、190、330、330a、1140、1170:導電柱
132、192、321、332a:頂面
140、140a、210、260、340:晶片
142、212、262、342、611、2900:基底
142a、212a、262a、342a:正面
142b、212b、262b、342b:背面
142c、212c、262c、342c:電子元件
146、216、266、346:接合墊
148、218、268、348、613:導電結構
149:絕緣層
150、220、240、270、290、350、380、1010、1180、2110、3100:導電凸塊
160、230、280、360、370、1160、1190:模製層
200、200a、300、400、500、600、700、800、900、1000、2100、2100a、2200、2300、2400、2500、2600、2700、2800:晶片封裝結構
610:中介結構
611a:通孔
614、D、D1、D2:介電結構
615、R、R1、R2:布線結構
1120、1150、A、A1:黏著層
1130:緩衝層
2910:基座部分
2912、2914:側
2920:第一接合墊
2930:第二接合墊
H1、H2、H3:高度
L1、L2:長度
S:內壁
T1、T2:厚度
T3、T4:總厚度
U1、U2、U3、U4、U5、U6、U7:底部填充層
V1、V2:方向
W1、W2、W3、W4:寬度
藉由以下的詳細描述配合所附圖式,可以更加理解本發明實施例的內容。需強調的是,根據產業上的標準慣例,許多部件(feature)並未按照比例繪製。事實上,為了能清楚地討論,各種部件的尺寸可能被任意地增加或減少。
第1A-1M圖是根據一些實施例之形成晶片封裝結構的製造過程之各個階段的剖面示意圖。
第2圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第3圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第4圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第5圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第6圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第7圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第8A-8E圖是根據一些實施例之形成晶片封裝結構的製造過程之各個階段的剖面示意圖。
第9圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第10圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第11圖是根據一些實施例之晶片封裝結構的剖面示意圖。
第12A-12B圖是根據一些實施例之形成晶片封裝結構的製造過程之各個階段的剖面示意圖。
第13A-13B圖是根據一些實施例之形成晶片封裝結構的製造過程之各個階段的剖面示意圖。
第14圖是根據一些實施例之晶片封裝結構的剖面示意圖。
以下內容提供了很多不同的實施例或範例,用於實施本發明實施例的不同部件。組件和配置的具體實施例或範例描述如下,以簡化本發明實施例。當然,這些僅僅是範例,並非用以限定本發明實施例。舉例來說,敘述中若提及第一部件形成於第二部件之上,可能包含第一和第二部件直接接觸的實施例,也可能包含額外的部件形成於第一和第二部件之間,使得第一和第二部件不直接接觸的實施例。此外,本發明實施例在不同範例中可重複使用參考數字及/或字母,此重複是為了簡化和清楚之目的,並非指定所討論的不同實施例及/或組態之間的關係。
再者,空間上相關的措辭,例如「在......之下」、「在......下方」、「下方的」、「在......上方」、「上方的」和其他類似的用語可用於此,以方便描述如圖所示之一元件或部件與其他元件或部件之間的關係。此空間上相關的措辭意欲包含除圖式描繪之方向外,使用或操作中的裝置之不同方向。裝置可以其他方向定位(旋轉90度或其他定位方向),且在此使用的空間相關描述可同樣依此解讀。應理解的是,可以在此方法之前、期間和之後提供額外的操作,且對此方法的其他實施例而言,可以取代或消除在此描述的一些操作。
此外,本發明實施例還可以包含其他的部件和製程。舉例來說,可以包含測試結構,以幫助驗證測試3D封裝或3D積體電路裝置。測試結構可以包含例如在重分布(redistribution)層中或在基底上形成的測試墊(pads),其容許測試3D封裝或3D積體電路、使用探針(probe)和/或探針卡以及類似的用途。驗證測試可以在中間結構及最終結構上實施。此外,在此揭示的結構和方法可以與測試方法結合使用,測試方法包含已知的良好晶粒(dies)的中間驗證,以增加產量並降低成本。
第1A-1M圖是根據一些實施例之形成晶片封裝結構的製造過程之各個階段的剖面示意圖。根據一些實施例,如第1A圖所示,提供載體基底(carrier substrate)110。根據一些實施例,載體基底110配置為在後續的製程步驟期間提供暫時的機械上和結構上的支撐。根據一些實施例,載體基底110 包含玻璃、氧化矽、氧化鋁、金屬,前述之組合及/或類似的材料。根據一些實施例,載體基底110包含金屬框(frame)。
根據一些實施例,如第1A圖所示,在載體基底110上方形成黏著層A。根據一些實施例,黏著層A與載體基底110直接接觸。根據一些實施例,黏著層A順形地(conformally)形成在載體基底110上。根據一些實施例,黏著層A由絕緣材料製成,例如聚合物材料。使用塗布(coating)製程或其他合適的製程形成黏著層A。
根據一些實施例,如第1A圖所示,在黏著層A上方形成介電層121。根據一些實施例,介電層121與黏著層A直接接觸。根據一些實施例,介電層121順形地形成在黏著層A上。根據一些實施例,介電層121由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0009-3
唑(polybenzoxazole)或聚亞醯胺(polyimide))、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧化矽或類似的材料。使用塗布製程、沉積製程或其他合適的製程形成介電層121。
根據一些實施例,如第1A圖所示,移除介電層121的一部分以在介電層121中形成開口121a。根據一些實施例,開口121a將黏著層A的一部分暴露出來。在一些實施例中,介電層121由感光(photosensitive)材料製成,且移除介電層121包含實施微影(photolithography)製程。在一些實施例中,移除介電層121包含實施微影製程和蝕刻製程。
根據一些實施例,如第1A圖所示,在介電層121上方形成布線(wiring)層122。根據一些實施例,布線層122延 伸進入開口121a。根據一些實施例,布線層122與黏著層A直接接觸。在一些實施例中,以布線層122填充開口121a。根據一些實施例,布線層122包含導線122a。根據一些實施例,布線層122由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1A圖所示,在介電層121和布線層122上方形成介電層123。根據一些實施例,介電層123由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0010-7
唑或聚亞醯胺)、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧化矽或類似的材料。使用塗布製程、沉積製程或其他合適的製程形成介電層123。
根據一些實施例,如第1A圖所示,移除介電層123的一部分以在介電層123中形成開口123a。根據一些實施例,開口123a將布線層122的一部分暴露出來。在一些實施例中,介電層123由感光材料製成,且移除介電層123包含實施微影製程。在一些實施例中,移除介電層123包含實施微影製程和蝕刻製程。
根據一些實施例,如第1A圖所示,在介電層123上方形成布線層124。根據一些實施例,布線層124延伸進入開口123a以與布線層122電性連接。根據一些實施例,布線層124與布線層122直接接觸。
在一些實施例中,以布線層124填充開口123a。根據一些實施例,布線層124包含導線124a。根據一些實施例,布線層124由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1A圖所示,在介電層123和布線層124上方形成介電層125。根據一些實施例,介電層125由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0011-1
唑(polybenzoxazole,PBO)或聚亞醯胺)、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧化矽或類似的材料。使用塗布製程、沉積製程或其他合適的製程形成介電層125。
根據一些實施例,如第1A圖所示,移除介電層125的一部分以在介電層125中形成開口125a。根據一些實施例,開口125a將布線層124的一部分暴露出來。在一些實施例中,介電層125由感光材料製成,且移除介電層125包含實施微影製程。在一些實施例中,移除介電層125包含實施微影製程和蝕刻製程。
根據一些實施例,如第1A圖所示,在介電層125上方形成布線層126。根據一些實施例,布線層126延伸進入開口125a以與布線層124電性連接。根據一些實施例,布線層126與布線層124直接接觸。
在一些實施例中,以布線層126填充開口125a。根據一些實施例,布線層126包含導線126a。根據一些實施例,布線層126由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1A圖所示,在介電層125和布線層126上方形成介電層127。根據一些實施例,介電層127由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0011-4
唑或聚亞醯胺)、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧 化矽或類似的材料。使用塗布製程、沉積製程或其他合適的製程形成介電層127。
根據一些實施例,如第1A圖所示,移除介電層127的一部分以在介電層127中形成開口127a。根據一些實施例,開口127a將布線層126的一部分暴露出來。在一些實施例中,介電層127由感光材料製成,且移除介電層127包含實施微影製程。在一些實施例中,移除介電層127包含實施微影製程和蝕刻製程。
根據一些實施例,如第1A圖所示,在介電層127上方形成導電墊128a和128b。根據一些實施例,導電墊128a環繞導電墊128b。根據一些實施例,導電墊128a和128b延伸進入開口127a以與布線層126電性連接。
根據一些實施例,導電墊128a和128b與布線層126直接接觸。根據一些實施例,導電墊128a和128b由導電材料製成,例如金屬(像是銅、鋁或鎢)。在一些其他的實施例中(未繪示),不形成導電墊128a。
在一些實施例中,所有的介電層121、123、125和127是連續的介電層。根據一些實施例,介電層121、123、125和127一起形成介電結構D。根據一些實施例,布線層122、124和126一起形成布線結構R。
根據一些實施例,在介電結構D中形成布線結構R。根據一些實施例,介電結構D、布線結構R及導電墊128a和128b一起形成重分布結構120。根據一些實施例,重分布結構120具有表面120a和120b。根據一些實施例,表面120b與表 面120a相反。根據一些實施例,表面120b面對載體基底110。
根據一些實施例,如第1A圖所示,在導電墊128a上方形成導電柱130。根據一些實施例,導電柱130與導電墊128a和布線結構R電性連接。根據一些實施例,導電柱130在重分布結構120的表面120a上方。
使用電鍍製程或其他合適的製程形成導電柱130。根據一些實施例,導電柱130由導電材料製成,例如金屬(像是銅、鋁或鎢)或前述之合金。
根據一些實施例,如第1B圖所示,提供晶片140。為了簡化的目的,根據一些實施例,第1B圖只繪示一個晶片140。根據一些實施例,每一個晶片140包含基底142、電子元件142c、介電層144、接合墊(bonding pads)146和導電結構148。
根據一些實施例,基底142也可以稱為半導體基底、系統單晶片(system-on-chip,SoC)、邏輯晶粒(logic die)或記憶體晶粒(memory die)。根據一些實施例,基底142由至少一個元素半導體材料製成,包含單晶、多晶或非晶(amorphous)結構的矽或鍺。
在一些其他的實施例中,基底142由化合物半導體,例如碳化矽(silicon carbide)、砷化鎵(gallium arsenide)、磷化鎵(gallium phosphide)、磷化銦(indium phosphide)、砷化銦(indium arsenide);合金半導體,例如矽鍺(SiGe)、磷砷化鎵(GaAsP);或前述之組合製成。基底142也可以包含多層半導體、絕緣體上的半導體(semiconductor on insulator, SOI)(例如在絕緣體上的矽或在絕緣體上的鍺)或前述之組合。
根據一些實施例,基底142具有正面142a和與正面142a相反的背面142b。在一些實施例中,在正面142a上或在鄰近正面142a的基底142中形成電子元件142c。電子元件142c包含主動元件(active elements)(例如電晶體、二極體或類似的元件)及/或被動元件(passive elements)(例如電阻器、電容器、電感器或類似的元件)。
在一些實施例中,主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)不在背面142b上或不在鄰近背面142b的基底142中形成。亦即,沒有主動元件且沒有被動元件直接形成在背面142b上或鄰近背面142b的基底142中。在一些其他的實施例中,在背面142b上或在鄰近背面142b的基底142中形成主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)。
根據一些實施例,如第1B圖所示,在每一個晶片140中,於基底142上方形成介電層144。根據一些實施例,在介電層144中形成接合墊146。根據一些實施例,接合墊146與形成在基底142中/上方的電子元件142c電性連接。根據一些實施例,接合墊146由導電材料製成,例如金屬(像是銅或鋁)。
根據一些實施例,如第1B圖所示,在各自的接合墊146上方形成導電結構148。根據一些實施例,導電結構148與其下方的接合墊146電性連接。根據一些實施例,導電結構 148包含導電柱。根據一些實施例,導電結構148也稱為導電凸塊(bumps)。根據一些實施例,導電結構148由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1C圖所示,晶片140經由導電凸塊150與導電墊128b接合。根據一些實施例,導電凸塊150介於晶片140的導電結構148與導電墊128b之間。
根據一些實施例,晶片140經由導電凸塊150電性連接至導電墊128b和布線結構R,導電凸塊150在晶片140與導電墊128b之間。根據一些實施例,晶片140和導電凸塊150位於重分布結構120的表面120a上方。根據一些實施例,導電凸塊150由銲接(solder)材料製成,例如錫(Sn)和銀(Ag),或者其他合適的導電材料。根據一些實施例,導電凸塊150是銲球。
根據一些實施例,如第1C圖所示,在表面120a上方形成模製(molding)層160,以覆蓋並環繞晶片140、導電凸塊150和導電柱130。模製層160由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層160與晶片140、導電凸塊150和導電柱130直接接觸。
根據一些實施例,如第1D圖所示,將模製層160的頂部移除,以暴露出導電柱130的頂面132。在一些實施例中(未繪示),在移除製程之後,晶片140的頂面也暴露出來。根據一些實施例,移除製程包含平坦化製程,例如化學機械製程(chemical mechanical process)。
根據一些實施例,如第1E圖所示,將模製層160與載體基底170接合,並上下顛倒翻轉。根據一些實施例,載 體基底170配置為在後續的製程步驟期間提供暫時的機械上和結構上的支撐。
根據一些實施例,載體基底170包含玻璃、氧化矽、氧化鋁、金屬、前述之組合及/或類似的材料。根據一些實施例,載體基底170包含金屬框。根據一些實施例,如第1E圖所示,移除載體基底110和黏著層A。
根據一些實施例,如第1E圖所示,移除介電層121的一部分,以在介電層121中形成開口121b。根據一些實施例,開口121b將布線層122的一部分暴露出來。根據一些實施例,介電層121的一部分之移除製程包含微影製程和蝕刻製程。
根據一些實施例,如第1E圖所示,在介電層121(或表面120b)上方形成導電墊182和184。根據一些實施例,導電墊182設置在開口121a中的布線層122上方。根據一些實施例,導電墊182與布線層122電性連接。根據一些實施例,導電墊182與布線層122直接接觸。
根據一些實施例,導電墊184延伸進入開口121b。根據一些實施例,導電墊184與布線層122電性連接。根據一些實施例,導電墊184與布線層122直接接觸。
根據一些實施例,在開口121a中的布線層122具有寬度W1,寬度W1在朝向導電墊182或表面120b的方向V1上減少。根據一些實施例,開口121b中的導電墊184具有寬度W2,寬度W2在朝向布線層122或表面120a的方向V2上減少。根據一些實施例,方向V1與方向V2相反。
根據一些實施例,如第1E圖所示,在導電墊182上方形成導電柱190。根據一些實施例,導電柱190與導電墊182和布線結構R電性連接。根據一些實施例,導電柱190在重分布結構120的表面120b上方。
使用電鍍製程或其他合適的製程形成導電柱190。根據一些實施例,導電柱190由導電材料製成,例如金屬(像是銅、鋁或鎢)或前述之合金。
根據一些實施例,如第1F圖所示,提供晶片210。為了簡化的目的,根據一些實施例,第1F圖只繪示一個晶片210。根據一些實施例,每一個晶片210包含基底212、電子元件212c、介電層214、接合墊216和導電結構218。
基底212也稱為半導體基底、系統單晶片(SoC)、邏輯晶粒或記憶體晶粒。根據一些實施例,基底212由至少一個元素半導體材料組成,包含單晶、多晶或非晶結構的矽或鍺。
在一些其他的實施例中,基底212由化合物半導體,例如碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦;合金半導體,例如矽鍺(SiGe)、磷砷化鎵(GaAsP);或前述之組合製成。基底212也可以包含多層半導體、絕緣體上的半導體(SOI)(例如在絕緣體上的矽或在絕緣體上的鍺)或前述之組合。
根據一些實施例,基底212具有正面212a和與正面212a相反的背面212b。在一些實施例中,在正面212a上或在鄰近正面212a的基底212中形成電子元件212c。電子元件 212c包含主動元件(例如電晶體、二極體或類似的元件)及/或被動元件(例如電阻器、電容器、電感器或類似的元件)。
在一些實施例中,主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)不在背面212b上或不在鄰近背面212b的基底212中形成。亦即,沒有主動元件且沒有被動元件直接形成在背面212b上或鄰近背面212b的基底212中。在一些其他的實施例中,在背面212b上或在鄰近背面212b的基底212中形成主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)。
根據一些實施例,如第1F圖所示,在每一個晶片210中,於基底212上方形成介電層214。根據一些實施例,在介電層214中形成接合墊216。根據一些實施例,接合墊216與形成在基底212中/上方的電子元件212c電性連接。根據一些實施例,接合墊216由導電材料製成,例如金屬(像是銅或鋁)。
根據一些實施例,如第1F圖所示,在各自的接合墊216上方形成導電結構218。根據一些實施例,導電結構218與其下方的接合墊216電性連接。根據一些實施例,導電結構218包含導電柱。根據一些實施例,導電結構218由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1G圖所示,晶片210經由導電凸塊220與導電墊184接合。根據一些實施例,導電凸塊220介於晶片210的導電結構218與導電墊184之間。
根據一些實施例,晶片210經由導電凸塊220電性連接至導電墊184和布線結構R,導電凸塊220在晶片210與導電墊184之間。根據一些實施例,晶片210和導電凸塊220位於重分布結構120的表面120b上方。根據一些實施例,導電凸塊220由銲接材料製成,例如錫(Sn)和銀(Ag),或者其他合適的導電材料。根據一些實施例,導電凸塊220是銲球。
根據一些實施例,如第1G圖所示,在表面120b上方形成模製層230,以覆蓋並環繞晶片210、導電凸塊220和導電柱190。模製層230由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層230與晶片210、導電凸塊220和導電柱190直接接觸。
在一些實施例中,將模製層230的頂部移除,以暴露出導電柱190的頂面192。在一些實施例中(未繪示),在移除製程之後,也將晶片210的頂面暴露出來。根據一些實施例,移除製程包含平坦化製程,例如化學機械製程。
根據一些實施例,如第1H圖所示,移除載體基底170。根據一些實施例,如第1H圖所示,形成導電凸塊240以連接至導電柱130。根據一些實施例,導電凸塊240物理性且電性地連接至導電柱130。根據一些實施例,導電凸塊240由銲接材料製成,例如錫和銀,或者其他合適的導電材料。在一些實施例中,導電凸塊240是銲球。
根據一些實施例,如第1H圖所示,實施切割(dicing)製程,將模製層160和230及重分布結構120切割成個別的晶片封裝結構200。為了簡化的目的,根據一些實施例, 第1H圖只繪示一個晶片封裝結構200。
根據一些實施例,每一個晶片封裝結構200包含重分布結構120、晶片140和210、導電凸塊150和220、模製層160和230以及導電柱130和190。
根據一些實施例,在晶片封裝結構200中,基底212的正面212a與基底142的正面142a相互面對,且因此晶片封裝結構200也稱為面對面晶片封裝結構(face-to-face chip package structure)。因為正面212a和142c相互面對,介於電子元件212c和142c之間的導電路徑因而縮短。因此,改善了電子元件212c和142c之間的訊號傳輸速度。結果,改善了晶片封裝結構200的效能。
在一些實施例中,晶片140的厚度T1與晶片210的厚度T2不同。在一些實施例中,晶片140的厚度T1與晶片210的厚度T2相同。
根據一些實施例,如第1I圖所示,提供載體基底C。根據一些實施例,載體基底C配置為在後續的製程步驟期間提供暫時的機械上和結構上的支撐。根據一些實施例,載體基底C包含玻璃、氧化矽、氧化鋁、金屬、前述之組合及/或類似的材料。根據一些實施例,載體基底C包含金屬框。
根據一些實施例,如第1I圖所示,在載體基底C上方形成黏著層A1。根據一些實施例,黏著層A1與載體基底C直接接觸。根據一些實施例,黏著層A1由絕緣材料製成,例如聚合物材料。使用塗布製程或其他合適的製程形成黏著層A1。
根據一些實施例,如第1I圖所示,在黏著層A1上方按順序地形成介電層251、布線層252、介電層253、布線層254、介電層255、布線層256、介電層257和導電墊258。
根據一些實施例,介電層251與黏著層A1直接接觸。根據一些實施例,介電層251具有開口251a將黏著層A1的一部分暴露出來。根據一些實施例,介電層251由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0021-5
唑(polybenzoxazole)或聚亞醯胺(polyimide))、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧化矽或類似的材料。
根據一些實施例,布線層252在介電層251上方形成且延伸進入開口251a。根據一些實施例,布線層252與黏著層A1直接接觸。根據一些實施例,布線層252由導電材料製成,例如金屬(像是銅、鋁和鎢)。
根據一些實施例,在布線層252和介電層251上方形成介電層253。根據一些實施例,介電層253具有開口253a將布線層252的一部分暴露出來。根據一些實施例,布線層254在介電層253上方形成且延伸進入開口253a。根據一些實施例,布線層254與布線層252電性連接。
根據一些實施例,在布線層254和介電層253上方形成介電層255。根據一些實施例,介電層255具有開口255a將布線層254的一部分暴露出來。根據一些實施例,布線層256在介電層255上方形成且延伸進入開口255a。根據一些實施例,布線層256與布線層254電性連接。
根據一些實施例,在布線層256和介電層255上方 形成介電層257。根據一些實施例,介電層257具有開口257a將布線層256的一部分暴露出來。根據一些實施例,導電墊258在介電層257上方形成且延伸進入開口257a。根據一些實施例,導電墊258與布線層256電性連接。
根據一些實施例,介電層253、255和257由介電材料製成,其與介電層251的材料相同或相似。根據一些實施例,布線層254和256及導電墊258由導電材料製成,其與布線層252的材料相同或相似。
根據一些實施例,介電層251、253、255和257一起形成介電結構D1。根據一些實施例,布線層252、254和256一起形成布線結構R1。根據一些實施例,在介電結構D1中形成布線結構R1。根據一些實施例,介電結構D1、布線結構R1和導電墊258一起形成重分布結構250。
根據一些實施例,如第1I圖所示,提供晶片260。根據一些實施例,每一個晶片260包含基底262、介電層264、接合墊266和導電結構268。
基底262也稱為半導體基底、系統單晶片(SoC)、邏輯晶粒或記憶體晶粒。根據一些實施例,基底262由至少一個元素半導體材料組成,包含單晶、多晶或非晶結構的矽或鍺。
在一些其他的實施例中,基底262由化合物半導體,例如碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦;合金半導體,例如矽鍺(SiGe)、磷砷化鎵(GaAsP);或前述之組合製成。基底262也可以包含多層半導體、絕緣體上的半導體 (SOI)(例如在絕緣體上的矽或在絕緣體上的鍺)或前述之組合。
根據一些實施例,基底262具有正面262a和與正面262a相反的背面262b。在一些實施例中,在正面262a上或鄰近正面262a的基底212中形成電子元件262c。電子元件262c包含主動元件(例如電晶體、二極體或類似的元件)及/或被動元件(例如電阻器、電容器、電感器或類似的元件)。
在一些實施例中,主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)不在背面262b上或不在鄰近背面262b的基底262中形成。亦即,沒有主動元件且沒有被動元件直接形成在背面262b上或鄰近背面262b的基底262中。在一些其他的實施例中,在背面262b上或在鄰近背面262b的基底262中形成主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)。
根據一些實施例,如第1I圖所示,在每一個晶片260中,於基底262上方形成介電層264。根據一些實施例,在介電層264中形成接合墊266。根據一些實施例,接合墊266與形成在基底262中/上方的電子元件262c電性連接。根據一些實施例,接合墊266由導電材料製成,例如金屬(像是銅或鋁)。
根據一些實施例,如第1I圖所示,在各自的接合墊266上方形成導電結構268。根據一些實施例,導電結構268與接合墊266電性連接。根據一些實施例,導電結構268包含 導電柱。根據一些實施例,導電結構268由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1I圖所示,晶片260經由導電凸塊270與導電墊258接合。根據一些實施例,導電凸塊270介於晶片260的導電結構268與導電墊258之間。
根據一些實施例,晶片260經由導電凸塊270電性連接至導電墊258和布線結構R1,導電凸塊270在晶片260與導電墊258之間。根據一些實施例,導電凸塊270由銲接材料製成,例如錫和銀,或者其他合適的導電材料。
根據一些實施例,如第1I圖所示,在重分布結構250上方形成模製層280,以覆蓋並環繞晶片260和導電凸塊270。模製層280由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層280與晶片260和導電凸塊270直接接觸。
根據一些實施例,如第1J圖所示,移除載體基底C和黏著層A1。根據一些實施例,如第1J圖所示,形成導電凸塊290以連接至布線結構R1。根據一些實施例,導電凸塊290物理性且電性地連接至布線結構R1。根據一些實施例,導電凸塊290由銲接材料製成,例如錫和銀,或者其他合適的導電材料。在一些實施例中,導電凸塊290是銲球。
根據一些實施例,如第1J圖所示,實施切割製程將模製層280和重分布結構250切割成個別的晶片封裝結構300。為了簡化的目的,根據一些實施例,第1J圖只繪示一個晶片封裝結構300。根據一些實施例,每一個晶片封裝結構 300包含重分布結構250、晶片260、導電凸塊270和模製層280。
根據一些實施例,如第1K圖所示,提供載體基底310。根據一些實施例,載體基底310配置為在後續的製程步驟期間提供暫時的機械上和結構上的支撐。根據一些實施例,載體基底310包含玻璃、氧化矽、氧化鋁、金屬、前述之組合及/或類似的材料。根據一些實施例,載體基底310包含金屬框。
根據一些實施例,如第1K圖所示,在載體基底310上方形成重分布結構320。根據一些實施例,重分布結構320包含介電結構D2、布線結構R2及導電墊322和324。根據一些實施例,在介電結構D2中形成布線結構R2。根據一些實施例,導電墊322和324在介電結構D2上方形成且與布線結構R2電性連接。
根據一些實施例,介電結構D2由絕緣材料製成,例如聚合物材料(例如聚苯并
Figure 106142530-A0305-02-0025-6
唑(polybenzoxazole)或聚亞醯胺(polyimide))、氮化物(例如氮化矽)、氧化物(例如氧化矽)、氮氧化矽或類似的材料。根據一些實施例,布線結構R2由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1K圖所示,在導電墊322上方形成導電柱330。根據一些實施例,導電柱330與導電墊322和布線結構R2電性連接。
根據一些實施例,如第1K圖所示,提供晶片340。根據一些實施例,每一個晶片340包含基底342、介電層 344、接合墊346和導電結構348。
基底342也稱為半導體基底、系統單晶片(SoC)、邏輯晶粒或記憶體晶粒。根據一些實施例,基底342由至少一個元素半導體材料組成,包含單晶、多晶或非晶結構的矽或鍺。
在一些其他的實施例中,基底342由化合物半導體,例如碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦;合金半導體,例如矽鍺(SiGe)、磷砷化鎵(GaAsP);或前述之組合製成。基底342也可以包含多層半導體、絕緣體上的半導體(SOI)(例如在絕緣體上的矽或在絕緣體上的鍺)或前述之組合。
根據一些實施例,基底342具有正面342a和與正面342a相反的背面342b。在一些實施例中,在正面342a上或在鄰近正面342a的基底342中形成電子元件342c。電子元件342c包含主動元件(例如電晶體、二極體或類似的元件)及/或被動元件(例如電阻器、電容器、電感器或類似的元件)。
在一些實施例中,主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)不在背面342b上或不在相鄰於背面342b的基底342中形成。亦即,沒有主動元件且沒有被動元件直接形成在背面342b上或鄰近背面342b的基底342中。在一些其他的實施例中,在背面342b上或在鄰近背面342b的基底342中形成主動元件(例如電晶體、二極體或類似的元件)和被動元件(例如電阻器、電容器、電感器或類似的元件)。
根據一些實施例,如第1K圖所示,在每一個晶片340中,於基底342上方形成介電層344。根據一些實施例,在介電層344中形成接合墊346。根據一些實施例,接合墊346與形成在基底342中/上方的電子元件342c電性連接。根據一些實施例,接合墊346由導電材料製成,例如金屬(像是銅或鋁)。
根據一些實施例,如第1K圖所示,在各自的接合墊346上方形成導電結構348。根據一些實施例,導電結構348與接合墊346電性連接。根據一些實施例,導電結構348包含導電柱。根據一些實施例,導電結構348由導電材料製成,例如金屬(像是銅、鋁或鎢)。
根據一些實施例,如第1K圖所示,晶片340經由導電凸塊350與導電墊324接合。根據一些實施例,導電凸塊350介於晶片340的導電結構348與導電墊324之間。
根據一些實施例,晶片340經由導電凸塊350電性連接至導電墊324和布線結構R2,導電凸塊350在晶片340與導電墊324之間。根據一些實施例,導電凸塊350由銲接材料製成,例如錫和銀,或者其他合適的導電材料。
根據一些實施例,如第1K圖所示,在重分布結構320上方形成模製層360,以覆蓋並環繞晶片340、導電凸塊350和導電柱330。模製層360由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層360與晶片340和導電凸350直接接觸。
根據一些實施例,如第1L圖所示,晶片封裝結構 200經由導電凸塊240接合至導電柱330。根據一些實施例,導電凸塊240介於導電柱130和330之間。根據一些實施例,導電柱130經由導電凸塊240與導電柱330電性連接。
根據一些實施例,如第1L圖所示,晶片封裝結構300經由導電凸塊290與導電柱190接合。根據一些實施例,導電凸塊290介於導電柱190和布線結構R1之間。根據一些實施例,導電柱190經由導電凸塊290與布線結構R1電性連接。
根據一些實施例,如第1L圖所示,在模製層360上方形成模製層370,以覆蓋和圍繞晶片封裝結構200和300及導電凸塊240和290。模製層370由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層370與晶片封裝結構200和300及導電凸塊240和290直接接觸。
根據一些實施例,如第1L圖所示,移除載體基底310。根據一些實施例,如第1L圖所示,形成導電凸塊380以與布線結構R2連接。根據一些實施例,導電凸塊380物理性且電性地連接至布線結構R2。根據一些實施例,導電凸塊380由銲接材料製成,例如錫和銀,或者其他合適的導電材料。根據一些實施例,導電凸塊380是銲球。
根據一些實施例,如第1M圖所示,實施切割製程將模製層360和370及重分布結構320切割成個別的晶片封裝結構400。為了簡化的目的,根據一些實施例,第1M圖只繪示一個晶片封裝結構400。
根據一些實施例,每一個晶片封裝結構400包含晶片封裝結構200和300、重分布結構320、晶片340、導電凸 塊240、290、350和380、模製層360和370及導電柱330。根據一些實施例,在晶片封裝結構400中,模製層360和370及重分布結構320的側壁為共平面(coplanar)。
第2圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第2圖所示,晶片封裝結構500類似於第1M圖中的晶片封裝結構400,除了晶片封裝結構500更包含底部填充(underfill)層U1、U2、U3和U4。
根據一些實施例,在形成模製層230之前,在晶片210和重分布結構120之間形成底部填充層U1。根據一些實施例,底部填充層U1環繞導電凸塊220、導電結構218和導電墊184。
根據一些實施例,底部填充層U1與導電凸塊220、導電結構218和導電墊184直接接觸。根據一些實施例,底部填充層U1包含絕緣材料(例如聚合物材料)。
根據一些實施例,在形成模製層160之前,在晶片140和重分布結構120之間形成底部填充層U2。根據一些實施例,底部填充層U2環繞導電凸塊150、導電結構148和導電墊128b。
根據一些實施例,底部填充層U2與導電凸塊150、導電結構148和導電墊128b直接接觸。根據一些實施例,底部填充層U2包含絕緣材料(例如聚合物材料)。
根據一些實施例,在形成模製層360之前,在晶片340和重分布結構320之間形成底部填充層U3。根據一些實施例,底部填充層U3環繞導電凸塊350、導電結構348和導電 墊324。
根據一些實施例,底部填充層U3與導電凸塊350、導電結構348和導電墊324直接接觸。根據一些實施例,底部填充層U3包含絕緣材料(例如聚合物材料)。
根據一些實施例,在形成模製層280之前,在晶片260和重分布結構250之間形成底部填充層U4。根據一些實施例,底部填充層U4環繞導電凸塊270、導電結構268和導電墊258。
根據一些實施例,底部填充層U4與導電凸塊270、導電結構268和導電墊258直接接觸。根據一些實施例,底部填充層U4包含絕緣材料(例如聚合物材料)。根據一些實施例,底部填充層U1、U2、U3和U4的材料與模製層230、160、360和280的材料不同。
第3圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第3圖所示,晶片封裝結構600類似於第1H圖中的晶片封裝結構200,除了晶片封裝結構600不包含導電柱190。
第4圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第4圖所示,晶片封裝結構700類似於第3圖中的晶片封裝結構600,除了晶片封裝結構700更包含中介結構(interposer)610且不包含導電柱130。
根據一些實施例,每一個中介結構610包含基底611、介電層612、導電結構613、介電結構614和布線結構615。基底611由至少一個元素半導體材料製成,包含單晶、 多晶或非晶結構的矽或鍺。
在一些其他的實施例中,基底611由化合物半導體,例如碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦;合金半導體,例如矽鍺(SiGe)、磷砷化鎵(GaAsP);或前述之組合製成。根據一些實施例,基底611的材料與模製層160的材料不同。
根據一些實施例,基底611具有通孔(through holes)611a。根據一些實施例,在通孔611a的內壁S上形成各自的介電層612。根據一些實施例,在通孔611a中形成各自的導電結構613以穿過基底611。根據一些實施例,導電結構613也稱為導電柱。根據一些實施例,介電結構614在基底611、介電層612和導電結構613上方形成。
根據一些實施例,介電結構614包含介電層。根據一些實施例,在介電結構614中形成布線結構615。根據一些實施例,布線結構615包含導電線。根據一些實施例,布線結構615與導電結構613電性連接。
根據一些實施例,中介結構610經由導電凸塊620與重分布結構120的布線結構R接合。根據一些實施例,布線結構615經由導電凸塊620與布線結構R電性連接。
根據一些實施例,如第4圖所示,形成導電凸塊240以連接至導電結構613。根據一些實施例,導電凸塊240與導電結構613電性連接。根據一些實施例,模製層160環繞中介結構610、導電凸塊150和620以及晶片140。
根據一些實施例,因為每一個導電結構613的寬 度W3小於每一個導電柱130的寬度W4(如第3圖所示),相較於在重分布結構120的相同組裝面積中的導電柱130,中介結構610對布線結構R提供更多導電路徑。
第5圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第5圖所示,晶片封裝結構800類似於第1M圖中的晶片封裝結構400,除了晶片封裝結構800不包含晶片封裝結構300、導電凸塊290和導電柱190。
第6圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第6圖所示,晶片封裝結構900類似於第5圖中的晶片封裝結構800,除了晶片封裝結構900不包含模製層360。
根據一些實施例,在晶片封裝結構900中,導電柱330a的頂面332a相對於重分布結構320的介電結構D2的頂面321之高度H1小於基底342的背面342b相對於頂面321之高度H2。根據一些實施例,基底342位於導電凸塊240之間。根據一些實施例,導電凸塊240環繞基底342。
根據一些實施例,高度H1小於高度H3,高度H3為導電柱330的頂面332相對於第5圖的重分布結構320的介電結構D2的頂面321之高度。在一些實施例中,導電柱330a的長度L1小於第5圖的導電柱330的長度L2。
根據一些實施例,因為高度H1小於第5圖的高度H3(或長度L1小於第5圖的長度L2),晶片封裝結構900的總厚度T3小於第5圖的晶片封裝結構800的總厚度T4。因此,根據一些實施例,減低了晶片封裝結構900的總厚度T3。
在一些實施例中,模製層370的一部分介於晶片封裝結構200和重分布結構320之間。根據一些實施例,模製層370的一部分環繞晶片340、導電凸塊240和350以及導電柱330。根據一些實施例,模製層370與晶片340、導電凸塊240和350以及導電柱330直接接觸。
第7圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第7圖所示,晶片封裝結構1000類似於第5圖中的晶片封裝結構800,除了晶片封裝結構1000更包含晶片封裝結構200a、導電凸塊1010和導電柱190。
根據一些實施例,晶片封裝結構200a與晶片封裝結構200相似或相同。根據一些實施例,在導電墊182上方形成導電柱190。根據一些實施例,導電柱1010將晶片封裝結構200a連接至晶片封裝結構200。
第8A-8E圖是根據一些實施例之形成晶片封裝結構之製造過程的各個階段的剖面示意圖。根據一些實施例,如第8A圖所示,提供載體基底1110。根據一些實施例,載體基底1110配置為在後續的製程步驟期間提供暫時的機械上和結構上的支撐。根據一些實施例,載體基底1110包含玻璃、氧化矽、氧化鋁、金屬、前述之組合及/或類似的材料。根據一些實施例,載體基底1110包含金屬框。
根據一些實施例,如第8A圖所示,在載體基底1110上方形成黏著層1120。根據一些實施例,黏著層1120包含任何合適的黏著材料,例如紫外線(ultraviolet,UV)膠或光熱轉換(Light-to-Heat Conversion,LTHC)膠,當這些材料暴 露於紫外光或雷射時會喪失黏著特性。使用積層(lamination)製程、旋轉塗布(spin coating)製程、印刷製程或其他合適的製程形成黏著層1120。
根據一些實施例,如第8A圖所示,在黏著層1120上方形成緩衝層1130。根據一些實施例,緩衝層1130配置為在後續的製程步驟期間提供用於接合的結構支撐,並有助於減少晶粒偏移。根據一些實施例,緩衝層1130包含聚合物材料,例如聚苯并
Figure 106142530-A0305-02-0034-2
唑(polybenzoxazole,PBO)、聚亞醯胺或環氧樹脂(epoxy)。根據一些實施例,使用旋轉塗布製程、化學氣相沉積(chemical vapor deposition)製程、積層製程或印刷製程形成緩衝層1130。
根據一些實施例,如第8A圖所示,在緩衝層1130上方形成導電柱1140。根據一些實施例,導電柱1140由導電材料製成,例如金屬(像是銅、鋁或鎢)或前述之合金。
根據一些實施例,如第8A圖所示,提供晶片140a。根據一些實施例,每一個晶片140a相似於第1B圖的晶片140,除了每一個晶片140a更包含絕緣層149。根據一些實施例,在介電層144上形成絕緣層149。根據一些實施例,絕緣層149環繞導電結構148。
根據一些實施例,如第8A圖所示,晶片140a經由黏著層1150與緩衝層1130接合。根據一些實施例,黏著層1150由絕緣材料製成,例如聚合物材料。
根據一些實施例,如第8A圖所示,在緩衝層1130上方形成模製層1160,以環繞晶片140a和導電柱1140。模製 層1160由聚合物材料或其他合適的絕緣材料製成。
根據一些實施例,如第8B圖所示,在模製層1160、導電柱1140和晶片140a上方形成重分布結構120。根據一些實施例,重分布結構120與第1A圖的重分布結構120相同。根據一些實施例,重分布結構120包含介電結構D、布線結構R以及導電墊128a和128b。
根據一些實施例,在介電結構D中形成布線結構R。根據一些實施例,導電墊128a和128b在介電結構D上方形成且延伸進入介電結構D,以與布線結構R電性連接。根據一些實施例,布線結構R與導電結構148和導電柱1140電性連接。
根據一些實施例,如第8B圖所示,在導電墊128a上方形成導電柱1170。根據一些實施例,導電柱1170分別與各自底下的導電墊128a電性連接。
根據一些實施例,如第8C圖所示,提供晶片140。根據一些實施例,每一個晶片140與第1B圖的晶片140相同。根據一些實施例,每一個晶片140包含基底142、電子元件142c、介電層144、接合墊146和導電結構148。
根據一些實施例,如第8C圖所示,晶片140經由導電凸塊1180與導電墊128b接合。根據一些實施例,晶片140經由導電凸塊1180電性連接至導電墊128b和布線結構R,導電凸塊1180在晶片140與導電墊128b之間與。根據一些實施例,導電凸塊1180由銲接材料製成,例如錫和銀,或者其他合適的導電材料。根據一些實施例,導電凸塊1180是銲球。
根據一些實施例,如第8C圖所示,在重分布結構120上方形成模製層1190,以環繞導電柱1170、晶片140和導電凸塊1180。模製層1190由聚合物材料或其他合適的絕緣材料製成。
根據一些實施例,如第8D圖所示,在導電柱1170上方形成導電凸塊2110。根據一些實施例,導電凸塊2110與導電柱1170電性連接。根據一些實施例,導電凸塊2110由銲接材料製成,例如錫和銀,或者其他合適的導電材料。根據一些實施例,如第8D圖所示,移除載體基底1110和黏著層1120。
根據一些實施例,如第8D圖所示,將重分布結構120上下顛倒翻轉。根據一些實施例,如第8D圖所示,移除緩衝層1130的一部分以在緩衝層1130中形成開口1132。根據一些實施例,開口1132將導電柱1140暴露出來。
根據一些實施例,如第8D圖所示,實施切割製程以將緩衝層1130、模製層1160和1190以及重分布結構120切割成個別的晶片封裝結構2100。為了簡化的目的,根據一些實施例,第8D圖只繪示一個晶片封裝結構2100。根據一些實施例,在晶片封裝結構2100中,緩衝層1130、模製層1160和1190以及重分布結構120的側壁為共平面。
根據一些實施例,如第8E圖所示,形成重分布結構320、導電柱330、晶片340、導電凸塊350和模製層360。根據一些實施例,重分布結構320、導電柱330、晶片340、導電凸塊350和模製層360的結構、材料和配置與第1K圖相同。
根據一些實施例,如第8E圖所示,晶片封裝結構2100經由導電凸塊2110與導電柱330接合。根據一些實施例,導電凸塊2110介於導電柱1170和330之間。根據一些實施例,導電柱1170經由導電凸塊2110與導電柱330電性連接。
根據一些實施例,如第8E圖所示,晶片封裝結構300經由導電凸塊290與導電柱1140接合。根據一些實施例,導電凸塊290介於導電柱1140和布線結構R1之間。根據一些實施例,導電柱1140經由導電凸塊290與布線結構R1電性連接。
根據一些實施例,如第8E圖所示,在模製層360上方形成模製層370,以覆蓋並環繞晶片封裝結構2100和300以及導電凸塊2110和290。模製層370由聚合物材料或其他合適的絕緣材料製成。根據一些實施例,模製層370與晶片封裝結構2100和300以及導電凸塊2110和290直接接觸。
根據一些實施例,如第8E圖所示,形成導電凸塊380以連接至布線結構R2。根據一些實施例,導電凸塊380物理性且電性地連接至布線結構R2。根據一些實施例,導電凸塊380由銲接材料製成,例如錫或銀,或其他合適的導電材料。根據一些實施例,導電凸塊380是銲球。
根據一些實施例,如第8E圖所示,實施切割製程將模製層360和370以及重分布結構320切割成個別的晶片封裝結構2200。為了簡化的目的,根據一些實施例,第8E圖只繪示一個晶片封裝結構2200。
根據一些實施例,每一個晶片封裝結構2200包含晶片封裝結構2100和300、重分布結構320、晶片340、導電凸 塊2110、290、350和380、模製層360和370以及導電柱330。
第9圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第9圖所示,晶片封裝結構2300類似於第8E圖中的晶片封裝結構2200,除了晶片封裝結構2300更包含底部填充層U5、U6和U7。
根據一些實施例,在形成模製層1190之前,在晶片140和重分布結構120之間形成底部填充層U5。根據一些實施例,底部填充層U5環繞導電凸塊1180、導電結構148和導電墊128b。
根據一些實施例,底部填充層U5與導電凸塊1180、導電結構148和導電墊128b直接接觸。根據一些實施例,底部填充層U5包含絕緣材料(例如聚合物材料)。
根據一些實施例,在形成模製層360之前,在晶片340和重分布結構320之間形成底部填充層U6。根據一些實施例,底部填充層U6環繞導電凸塊350、導電結構348和導電墊324。
根據一些實施例,底部填充層U6與導電凸塊350、導電結構348和導電墊324直接接觸。根據一些實施例,底部填充層U6包含絕緣材料(例如聚合物材料)。
根據一些實施例,在形成模製層280之前,在晶片260和重分布結構250之間形成底部填充層U7。根據一些實施例,底部填充層U7環繞導電凸塊270、導電結構268和導電墊258。
根據一些實施例,底部填充層U7與導電凸塊 270、導電結構268和導電墊258直接接觸。根據一些實施例,底部填充層U7包含絕緣材料(例如聚合物材料)。根據一些實施例,底部填充層U5、U6和U7的材料與模製層1190、360和280的材料不同。
第10圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第10圖所示,晶片封裝結構2400類似於第8E圖中的晶片封裝結構2200,除了晶片封裝結構2400更包含晶片封裝結構2100a,且不包含晶片封裝結構300。
根據一些實施例,晶片封裝結構2100a類似於晶片封裝結構2100,除了晶片封裝結構2100a不包含導電柱1140。根據一些實施例,導電柱290介於晶片封裝結構2100a的導電柱1170與導電柱1140之間。根據一些實施例,晶片封裝結構2100a的導電柱1170經由導電凸塊290與導電柱1140電性連接。
第11圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,在第8C圖的步驟之後,如第11圖所示,移除載體基底1110和黏著層1120。根據一些實施例,如第11圖所示,移除緩衝層1130的一部分以在緩衝層1130中形成開口1132。根據一些實施例,開口1132將導電柱1140暴露出來。
根據一些實施例,如第11圖所示,在開口1132中形成導電凸塊2110。根據一些實施例,導電凸塊2110與導電柱1140電性連接。根據一些實施例,導電凸塊2110由銲接材 料製成,例如錫和銀,或其他類似的導電材料。
根據一些實施例,如第11圖所示,實施切割製程將緩衝層1130、模製層1160和1190以及重分布結構120切割成個別的晶片封裝結構2500。為了簡化的目的,根據一些實施例,第11圖只繪示一個晶片封裝結構2500。根據一些實施例,在晶片封裝結構2500中,緩衝層1130、模製層1160和1190以及重分布結構120的側壁為共平面。在一些實施例中,不形成導電柱1170。
第12A-12B圖是根據一些實施例之形成晶片封裝結構之製造過程的各個階段的剖面示意圖。根據一些實施例,第12A圖的步驟與第8A圖相似,除了第12A圖的步驟更包含在形成導電柱1140和晶片140a之前,在緩衝層1130上方形成重分布結構120A。
根據一些實施例,重分布結構120A與第1A圖的重分布結構120相似。根據一些實施例,重分布結構120A包含介電結構D、布線結構R和導電墊128a。
根據一些實施例,在介電結構D中形成布線結構R。根據一些實施例,導電墊128a在介電結構D上方形成且延伸進入介電結構D,以與布線結構R電性連接。
根據一些實施例,如第12A圖所示,在導電墊128a上方形成導電柱1140。根據一些實施例,如第12A圖所示,晶片140a經由黏著層1150與介電結構D接合。根據一些實施例,如第12A圖所示,在重分布結構120A上方形成模製層1160,以環繞晶片140a和導電柱1140。
根據一些實施例,如第12B圖所示,實施第8B-8C圖的步驟。根據一些實施例,如第12B圖所示,移除載體基底1110、黏著層1120和緩衝層1130。
根據一些實施例,如第12B圖所示,在重分布結構120A的底面121A上形成導電凸塊2110。根據一些實施例,導電凸塊2110與布線結構R電性連接。
根據一些實施例,如第12B圖所示,實施切割製程將模製層1160和1190以及重分布結構120和120A切割成個別的晶片封裝結構2600。為了簡化的目的,根據一些實施例,第12B圖只繪示一個晶片封裝結構2600。根據一些實施例,在晶片封裝結構2600中,模製層1160和1190以及重分布結構120和120A的側壁為共平面。在一些實施例中,不形成導電柱1170。
第13A-13B圖是根據一些實施例之形成晶片封裝結構之製造過程的各個階段的剖面示意圖。根據一些實施例,在第8C圖的步驟之後,如第13A圖所示,在模製層1190和導電柱1170上方形成重分布結構120B。
根據一些實施例,重分布結構120B與第1A圖的重分布結構120相似。根據一些實施例,重分布結構120B包含介電結構D、布線結構R和導電墊128。
根據一些實施例,在介電結構D中形成布線結構R。根據一些實施例,導電墊128在介電結構D上方形成且延伸進入介電結構D,以與布線結構R電性連接。
根據一些實施例,如第13B圖所示,在導電墊128 上方形成導電凸塊2110以與導電墊128電性連接。根據一些實施例,如第13B圖所示,移除載體基底1110和黏著層1120。
根據一些實施例,如第13B圖所示,將重分布結構120上下顛倒翻轉。根據一些實施例,如第13B圖所示,移除緩衝層1130的一部分,以在緩衝層1130中形成開口1132。根據一些實施例,開口1132將導電柱1140暴露出來。
根據一些實施例,如第13B圖所示,實施切割製程將緩衝層1130、模製層1160和1190以及重分布結構120和120B切割成個別的晶片封裝結構2700。為了簡化的目的,根據一些實施例,第13B圖只繪示一個晶片封裝結構2700。根據一些實施例,在晶片封裝結構2700中,緩衝層1130、模製層1160和1190以及重分布結構120和120B的側壁為共平面。
第14圖是根據一些實施例之晶片封裝結構的剖面示意圖。根據一些實施例,如第14圖所示,晶片封裝結構2800類似於第11圖中的晶片封裝結構2500,除了晶片封裝結構2800不包含緩衝層1130。
第11、12B、13B和14圖的晶片封裝結構2500、2600、2700和2800可應用在第8E、9和10圖的晶片封裝結構2200、2300和2400。舉例來說,根據設計需求,晶片封裝結構2200、2300或2400的晶片封裝結構2100可以用晶片封裝結構2500、2600、2700或2800取代。
根據一些實施例,如第14圖所示,晶片封裝結構2800經由導電凸塊2110與基底2900接合。根據一些實施例,基底2900包含基座(base)部分2910、第一接合墊2920和第二接 合墊2930。根據一些實施例,基座部分2910具有相反的兩側2912和2914。
根據一些實施例,第一接合墊2920和第二接合墊2930分別位於兩側2912和2914上。根據一些實施例,導電柱1140各自經由導電凸塊2110與第一接合墊2920電性連接。
根據一些實施例,基底部分2910包含布線層和介電層。根據一些實施例,第一接合墊2920經由基座部分2910的布線層與第二接合墊2930電性連接。
在一些其他的實施例中,基座部分2910包含半導體基底和穿過半導體基底的通孔(through vias)(例如穿過矽的通孔)。根據一些實施例,第一接合墊2920經由基座部分2910的通孔與第二接合墊2930電性連接。
根據一些實施例,如第14圖所示,在第二接合墊2930上方形成導電凸塊3100。根據一些實施例,導電凸塊3100與第二接合墊2930電性連接。
第1H、1I、1J、1M、2-7、8D、8E、9-11、12B或13B圖的晶片封裝結構200、200a、300、400、500、600、700、800、900、1000、2100、2200、2300、2400、2500、2600或2700可以經由導電凸塊與基底2900接合。
根據一些實施例,提供晶片封裝結構及其製造方法。此方法(用於製造晶片封裝結構)分別在重分布結構的兩個相反面上形成第一晶片和第二晶片。第一晶片的第一正面和第二晶片的第二正面相互面對。因此,縮短形成在第一正面上的電子元件與形成在第二正面上的電子元件之間的導電路 徑。因此,改善了形成在第一和第二正面上的電子元件之間的訊號傳輸速度。結果,改善了晶片封裝結構的效能。
根據一些實施例,提供晶片封裝結構的製造方法。此方法包含在載體基底上方形成第一介電層,第一介電層是連續的介電層且具有第一開口。此方法包含在第一介電層上方和在第一開口中形成第一布線層,第一介電層和第一布線層一起形成重分布結構,且重分布結構具有第一表面和與第一表面相反的第二表面。此方法包含在第一表面上方設置第一晶片和第一導電凸塊,第一導電凸塊介於第一晶片和重分布結構之間。此方法包含在第一表面上方形成第一模製層,以環繞第一晶片和第一導電凸塊。此方法包含移除載體基底。此方法包含在第二表面上方設置第二晶片和第二導電凸塊,第二導電凸塊介於第二晶片和重分布結構之間。此方法包含在第二表面上方形成第二模製層,以環繞第二晶片和第二導電凸塊。
如前述之晶片封裝結構的製造方法,更包含在形成第一模製層之前,在第一表面上方形成第一導電柱,其中第一導電柱與第一布線層電性連接,且第一模製層更環繞第一導電柱。
如前述之晶片封裝結構的製造方法,更包含在形成第二模製層之前,在第二表面上方形成第二導電柱,其中第二模製層更環繞第二導電柱。
如前述之晶片封裝結構的製造方法,其中重分布結構、第一晶片、第一導電凸塊、第一模製層、第二晶片、 第二導電凸塊、第二模製層、第一導電柱和第二導電柱一起形成第一晶片封裝結構,且此方法更包含在第二晶片封裝結構上方設置第一晶片封裝結構和第三導電凸塊,其中第三導電凸塊介於第一導電柱和第二晶片封裝結構之間,並將第一導電柱與第二晶片封裝結構電性連接。
如前述之晶片封裝結構的製造方法,更包含在第一晶片封裝結構上方設置第三晶片封裝結構和第四導電凸塊,其中第四導電凸塊介於第三晶片封裝結構和第二導電柱之間,並將第三晶片封裝結構與第二導電柱電性連接。
如前述之晶片封裝結構的製造方法,更包含在第二晶片封裝結構上方形成第三模製層,以環繞第一晶片封裝結構和第三晶片封裝結構。
如前述之晶片封裝結構的製造方法,更包含在形成第二模製層之前,在重分布結構的第二表面上方形成導電柱,其中第二模製層更環繞導電柱。
如前述之晶片封裝結構的製造方法,更包含在形成第一介電層之前,在載體基底上形成黏著層,其中第一介電層在黏著層上形成,黏著層與第一介電層、載體基底和第一布線層直接接觸;以及在移除載體基底期間或之後,移除黏著層。
如前述之晶片封裝結構的製造方法,其中在載體基底上順形地形成黏著層,且在黏著層上順形地形成第一介電層。
如前述之晶片封裝結構的製造方法,更包含在移 除載體基底之後且在第二表面上方設置第二晶片之前,移除第一介電層的第一部份,以形成第二開口將第一布線層的第二部分暴露出來;以及在第一介電層上方和在第二開口中形成第一導電墊,以與第一布線層電性連接,其中第二導電凸塊與第一導電墊接合。
如前述之晶片封裝結構的製造方法,更包含在形成第一導電墊期間,在第二表面上方形成第二導電墊,其中第二導電墊與第一布線層電性連接;以及在第二導電墊上方形成導電柱,其中第二模製層更環繞導電柱。
根據一些實施例,提供晶片封裝結構的製造方法。此方法包含在載體基底上方設置第一晶片,第一晶片包含基底和在基底上方的導電墊。此方法包含在載體基底上方形成第一模製層以環繞第一晶片。此方法包含在第一模製層和第一晶片上方形成介電層,介電層具有第一開口。此方法包含在介電層上方和在第一開口中形成布線層,介電層和布線層一起形成重分布結構,重分布結構具有第一表面和與第一表面相反的第二表面,且第二表面面對第一晶片,導電墊介於基底和重分布結構之間。此方法包含在第一表面上方形成第一導電柱,第一導電柱與布線層電性連接。此方法包含在第一表面上方設置第二晶片和第一導電凸塊,第一導電凸塊介於第二晶片和重分布結構之間。此方法包含在第一表面上方形成第二模製層,以環繞第一導電柱、第二晶片和第一導電凸塊。此方法包含移除載體基底。
如前述之晶片封裝結構的製造方法,更包含在形 成第一模製層之前,在載體基底上方形成第二導電柱,其中第一模製層更環繞第二導電柱,且布線層與第二導電柱電性連接。
如前述之晶片封裝結構的製造方法,更包含在載體基底上方設置第一晶片之前,在載體基底上方形成緩衝層,其中第一晶片和第二導電柱設置在緩衝層上方;以及在移除載體基底之後,移除緩衝層的一部份,以在緩衝層中形成第二開口,其中第二開口將第二導電柱暴露出來。
如前述之晶片封裝結構的製造方法,更包含在載體基底上方設置第一晶片之前,在載體基底上方形成第二重分布結構,其中重分布第一晶片和第一模製層形成在第二重分布結構上方。
如前述之晶片封裝結構的製造方法,更包含在形成第二模製層之後,在第二模製層和第一導電柱上方形成第二重分布結構,其中第二重分布結構與第一導電柱電性連接。
根據一些實施例,提供晶片封裝結構。此晶片封裝結構包含第一重分布結構,第一重分布結構包含介電結構和在介電結構中的複數個布線層,第一重分布結構具有第一表面和與第一表面相反的第二表面。此晶片封裝結構包含第一晶片位於第一表面上方。此晶片封裝結構包含第一導電凸塊介於第一晶片和第一重分布結構之間。此晶片封裝結構包含第一導電柱在第一表面上方且與布線層電性連接。此晶片封裝結構包含第二晶片在第二表面上方,第二晶片包含基底 和在基底上方的導電墊,且導電墊介於基底和第一重分布結構之間。此晶片封裝結構包含第一模製層在第一表面上方以環繞第一晶片、第一導電凸塊和第一導電柱。此晶片封裝結構包含第二模製層在第二表面上方以環繞第二晶片。
如前述之晶片封裝結構,更包含第二導電柱在第二表面上方且與布線層電性連接,其中第二模製層更環繞第二導電柱。
如前述之晶片封裝結構,更包含第二導電凸塊介於第二晶片和第一重分布結構之間。
如前述之晶片封裝結構,更包含第二重分布結構具有第一頂面;第二導電柱在第一頂面上方且具有第二頂面;第三晶片在第一頂面上方且具有第三頂面,其中第二頂面相對於第一頂面的第一高度小於第三頂面相對於第一頂面的第二高度;以及第二導電凸塊介於第二導電柱和第一導電柱之間。
以上概述數個實施例之部件,以便在本發明所屬技術領域中具有通常知識者可以更加理解本發明實施例的觀點。在本發明所屬技術領域中具有通常知識者應該理解,他們能以本發明實施例為基礎,設計或修改其他製程和結構,以達到與在此介紹的實施例相同之目的及/或優勢。在本發明所屬技術領域中具有通常知識者也應該理解到,此類等效的結構並無悖離本發明的精神與範圍,且他們能在不違背本發明之精神和範圍下,做各式各樣的改變、取代和替換。
120:重分布結構
128b、184、258、324:導電墊
140:晶片
148、218、268、348:導電結構
150、220、240、270、290、350、380:導電凸塊
160、230、280、360、370:模製層
200、300、500:晶片封裝結構
210、260、340:晶片
250、320:重分布結構
330:導電柱
U1、U2、U3、U4:底部填充層

Claims (10)

  1. 一種晶片封裝結構的製造方法,包括:在一載體基底上方形成一第一介電層,其中該第一介電層具有複數個第一開口;在該第一介電層上方和在該些第一開口中形成一第一布線層,其中該第一介電層和該第一布線層一起形成一重分布結構,且該重分布結構具有一第一表面和與該第一表面相反之一第二表面,其中該第一介電層中的該第一布線層的一第一寬度朝向該第二表面減少;在該第一表面上方設置一第一晶片和一第一導電凸塊,其中該第一導電凸塊介於該第一晶片和該重分布結構之間;在該第一表面上方形成一第一模製層以環繞該第一晶片和該第一導電凸塊;移除該載體基底;在移除該載體基底之後,移除該第一介電層的一第一部分以形成一第二開口;在該第一介電層上方和該第二開口中形成一第一導電墊以與該第一布線層電性連接,其中該第一介電層中的該第一導電墊的一第二寬度朝向該第一表面減少;在該第二表面上方設置一第二晶片和一第二導電凸塊,其中該第二導電凸塊介於該第二晶片和該重分布結構之間;以及在該第二表面上方形成一第二模製層以環繞該第二晶片和該第二導電凸塊。
  2. 一種晶片封裝結構的製造方法,包括:在一載體基底上方設置一重分布結構,該重分布結構包括一介電層和一布線層;在形成該重分布結構之後,在該載體基底上方的該重分布結構上方設置一第一晶片,其中該第一晶片包括一基底和在該基底下方的一第一導電墊;在該載體基底上方的該重分布結構上方形成一第一模製層以環繞該第一晶片;移除該載體基底;在移除該載體基底之後,在該介電層中形成一第一開口;在該第一開口中形成一第二導電墊,該重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該第二表面面對該第一晶片,其中該介電層中的該布線層的一第一寬度朝向該第一表面減少,且該介電層中的該第二導電墊的一第二寬度朝向該第二表面減少;在該第一表面上方形成一第一導電柱,其中該第一導電柱與該布線層電性連接;在該第一表面上方設置一第二晶片和一第一導電凸塊,其中該第一導電凸塊介於該第二晶片和該重分布結構之間;以及在該第一表面上方形成一第二模製層以環繞該第一導電柱、該第二晶片和該第一導電凸塊。
  3. 一種晶片封裝結構的製造方法,包括:在一載體基底上方形成一介電層,其中該介電層具有複數 個開口;在該介電層上方和該些開口中形成一布線層,其中該介電層和該布線層共同形成一重分布結構,且該重分布結構具有一第一表面和與該第一表面相反的一第二表面,其中該介電層中的該布線層的一第一寬度朝向該第二表面減少;在該第一表面上方設置一第一晶片和一第一銲球,其中該第一銲球介於該第一晶片和該重分布結構之間;在該第一表面上方形成一第一模製層以環繞該第一晶片和該第一銲球;移除該載體基底以暴露出該重分布結構的該布線層;在該第二表面的該介電層中形成一導電墊,其中該介電層中的該導電墊的一第二寬度朝向該第一表面減少;在該導電墊上方設置一第二晶片和一第二銲球,其中該第二銲球介於該第二晶片和該重分布結構之間且介於該第二晶片和該第一晶片之間;以及在該第二表面上方形成一第二模製層以環繞該第二晶片和該第二銲球。
  4. 如申請專利範圍第3項所述之晶片封裝結構的製造方法,其中該第一晶片包括一第一基底和在該第一基底上方的一第一導電柱,且該第一導電柱部分地穿入該第一銲球。
  5. 一種晶片封裝結構,包括:一第一重分布結構,包括一介電結構和在該介電結構中的複數個布線層,其中該第一重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該介電結構中的該些 布線層的一第一寬度朝向該第二表面減少;一第一晶片,位於該第一表面上方;一第一導電凸塊,介於該第一晶片和該第一重分布結構之間;一第一導電柱,位於該第一表面上方與該第一晶片相鄰且與該些布線層電性連接;一第二晶片,位於該第二表面上方,其中該第二晶片包括一基底和在該基底下方的一第一導電墊,且該第一導電墊介於該基底和該第一重分布結構之間;一第二導電墊,位於該介電結構上方和之中,其中該介電結構中的該第二導電墊的一第二寬度朝向該第一表面減少;一第二導電柱,位於該第二表面上方與該第二晶片相鄰且與該些布線層電性連接;一第一模製層,位於該第一表面上且環繞該第一晶片、該第一導電凸塊和該第一導電柱;以及一第二模製層,位於該第二表面上方且環繞該第二晶片。
  6. 一種晶片封裝結構,包括:一重分布結構,包括一介電層和在該介電層上方及之中的一布線層,其中該重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該介電層中的該布線層的一第一寬度朝向該第二表面減少;一導電墊,位於該介電層上方和之中,其中該介電層中的該導電墊的一第二寬度朝向該第一表面減少; 一第一晶片,位於該第一表面上方;一第一導電凸塊,介於該第一晶片和該重分布結構之間;一第二晶片,位於該第二表面上方;以及一第二導電凸塊,介於該第二晶片和該導電墊之間。
  7. 一種晶片封裝結構,包括:一第一重分布結構,包括一第一介電結構和該第一介電結構中的複數個第一布線層;一第一晶片,位於該第一重分布結構上方;一第一導電柱,位於該第一重分布結構上方;一第一模製層,位於該第一重分布結構上方且環繞該第一晶片和該第一導電柱;一第二重分布結構,位於該第一晶片、該第一導電柱和該第一模製層上方,包括一第二介電結構和該第二介電結構中的複數個第二布線層,其中該第二重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該第二介電結構中的該些第二布線層的一第一寬度朝向該第二表面減少,其中該第一晶片包括一第一基底和一第一導電墊,且該第一導電墊介於該第一基底和該第二重分布結構之間;一第二導電墊,位於該第二介電結構上方和之中,其中該第二介電結構中的該第二導電墊的一第二寬度朝向該第一表面減少;一第二晶片,位於該第二重分布結構上方;一第二導電柱,位於該第二重分布結構上方;以及一第二模製層,環繞該第二晶片和該第二導電柱。
  8. 一種晶片封裝結構,包括:一第一重分布結構,包括一介電結構和在該介電結構中的複數個布線層,其中該第一重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該介電結構中的該些布線層的一第一寬度朝向該第二表面減少;一第一晶片,位於該第一表面上方,其中該第一晶片包括一第一基底和在該第一基底上方的一第一導電墊,且該第一導電墊介於該第一基底和該第一重分布結構之間;一第一導電柱,位於該第一表面上方且與該些布線層電性連接;一第二晶片,位於該第二表面上方,其中該第二晶片包括一第二基底和在該第二基底下方的一第二導電墊,且該第二導電墊介於該第二基底和該第一重分布結構之間;一第三導電墊,位於該介電結構上方和之中,其中該介電結構中的該第三導電墊的一第二寬度朝向該第一表面減少;以及一第二導電柱,位於該第二表面上方且與該些布線層電性連接。
  9. 一種晶片封裝結構,包括:一第一重分布結構,包括一介電層和一布線層且具有一第一表面和與該第一表面相反的一第二表面,其中該介電層中的該布線層的一第一寬度朝向該第二表面減少;一第一晶片,位於該第一表面上方,其中該第一晶片包括一第一基底和介於該第一基底和該第一重分布結構之間的 一第一導電墊;一第一導電柱,位於該第一表面上方且與該第一重分布結構電性連接;一第二晶片,位於該第二表面上方,其中該第二晶片包括一第二基底和介於該第二基底和該第一重分布結構之間的一第二導電墊,其中該介電層中的該第二導電墊的一第二寬度朝向該第一表面減少;一第二重分布結構,具有一第一頂面;一第二導電柱,位於該第一頂面上方且具有一第二頂面;一第三晶片,位於該第一頂面上方且具有一第三頂面,其中該第二頂面相對於該第一頂面的一第一高度小於該第三頂面相對於該第一頂面的一第二高度;以及一導電凸塊,連接於該第二導電柱和該第一導電柱之間。
  10. 一種晶片封裝結構,包括:一重分布結構,包括一介電層和在該介電層上方及之中的一布線層,其中該重分布結構具有一第一表面和與該第一表面相反的一第二表面,且該介電層中的該布線層的一第一寬度朝向該第二表面減少;一導電墊,位於該介電層上方和之中,其中該介電層中的該導電墊的一第二寬度朝向該第一表面減少;一第一晶片,位於該第一表面上方且與該布線層連接;一第二晶片,位於該第二表面上方且與該布線層連接;以及一導電柱,位於該第二表面上方且與該布線層連接。
TW106142530A 2017-06-30 2017-12-05 晶片封裝結構及其製造方法 TWI751240B (zh)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201762527161P 2017-06-30 2017-06-30
US62/527,161 2017-06-30
US15/708,456 US10283474B2 (en) 2017-06-30 2017-09-19 Chip package structure and method for forming the same
US15/708,456 2017-09-19

Publications (2)

Publication Number Publication Date
TW201906103A TW201906103A (zh) 2019-02-01
TWI751240B true TWI751240B (zh) 2022-01-01

Family

ID=64739009

Family Applications (1)

Application Number Title Priority Date Filing Date
TW106142530A TWI751240B (zh) 2017-06-30 2017-12-05 晶片封裝結構及其製造方法

Country Status (3)

Country Link
US (5) US10283474B2 (zh)
CN (2) CN109216203A (zh)
TW (1) TWI751240B (zh)

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9825007B1 (en) 2016-07-13 2017-11-21 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure with molding layer and method for forming the same
US11469215B2 (en) * 2016-07-13 2022-10-11 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure with molding layer and method for forming the same
US10283474B2 (en) 2017-06-30 2019-05-07 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure and method for forming the same
US10304697B2 (en) * 2017-10-05 2019-05-28 Amkor Technology, Inc. Electronic device with top side pin array and manufacturing method thereof
TWI697078B (zh) * 2018-08-03 2020-06-21 欣興電子股份有限公司 封裝基板結構與其接合方法
TWI695472B (zh) * 2018-11-07 2020-06-01 欣興電子股份有限公司 晶片封裝結構及其製造方法
US11239173B2 (en) 2019-03-28 2022-02-01 Taiwan Semiconductor Manufacturing Co., Ltd. Structure and formation method of chip package with fan-out feature
DE102020106459B4 (de) * 2019-08-30 2023-04-27 Taiwan Semiconductor Manufacturing Co., Ltd. Chip-package-struktur mit formungsschicht und verfahren zu deren bildung
US11270947B2 (en) 2019-11-27 2022-03-08 Intel Corporation Composite interposer structure and method of providing same
US11716117B2 (en) * 2020-02-14 2023-08-01 Texas Instruments Incorporated Circuit support structure with integrated isolation circuitry
US11270975B2 (en) * 2020-07-21 2022-03-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor packages including passive devices and methods of forming same
KR20220017022A (ko) 2020-08-03 2022-02-11 삼성전자주식회사 반도체 패키지
US11776820B2 (en) * 2020-09-30 2023-10-03 Huawei Technologies Co., Ltd. Vertical interconnection structure and manufacturing method thereof, packaged chip, and chip packaging method
CN112420530B (zh) * 2020-11-27 2021-07-20 上海易卜半导体有限公司 封装件及其形成方法
US11961809B2 (en) * 2021-02-26 2024-04-16 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna apparatus and method
WO2022185692A1 (ja) * 2021-03-02 2022-09-09 株式会社村田製作所 高周波モジュール及び通信装置
CN113130420A (zh) * 2021-03-19 2021-07-16 南通越亚半导体有限公司 一种嵌埋封装结构及其制造方法
US11804445B2 (en) * 2021-04-29 2023-10-31 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming chip package structure
US20230260872A1 (en) * 2022-02-16 2023-08-17 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages and manufacturing method of the same
US20230422525A1 (en) * 2022-06-22 2023-12-28 Mediatek Inc. Semiconductor package having a thick logic die

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016164119A1 (en) * 2015-04-07 2016-10-13 Apple Inc. Double side mounting memory integration in thin low warpage fanout package
WO2016171805A1 (en) * 2015-04-23 2016-10-27 Apple Inc. Vertical stack system in package comprising a first level die, back-to-back stacked second level dies and a third level die with corresponding first, second and third redistribution layers and method of manufacturing thereof

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102004022884B4 (de) * 2004-05-06 2007-07-19 Infineon Technologies Ag Halbleiterbauteil mit einem Umverdrahtungssubstrat und Verfahren zur Herstellung desselben
US7932471B2 (en) * 2005-08-05 2011-04-26 Ngk Spark Plug Co., Ltd. Capacitor for incorporation in wiring board, wiring board, method of manufacturing wiring board, and ceramic chip for embedment
US7742314B2 (en) * 2005-09-01 2010-06-22 Ngk Spark Plug Co., Ltd. Wiring board and capacitor
US7390700B2 (en) * 2006-04-07 2008-06-24 Texas Instruments Incorporated Packaged system of semiconductor chips having a semiconductor interposer
TWI338941B (en) * 2007-08-22 2011-03-11 Unimicron Technology Corp Semiconductor package structure
US7838337B2 (en) * 2008-12-01 2010-11-23 Stats Chippac, Ltd. Semiconductor device and method of forming an interposer package with through silicon vias
US8039304B2 (en) * 2009-08-12 2011-10-18 Stats Chippac, Ltd. Semiconductor device and method of dual-molding die formed on opposite sides of build-up interconnect structures
US9385095B2 (en) * 2010-02-26 2016-07-05 Taiwan Semiconductor Manufacturing Company, Ltd. 3D semiconductor package interposer with die cavity
US9735113B2 (en) * 2010-05-24 2017-08-15 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming ultra thin multi-die face-to-face WLCSP
US9048233B2 (en) 2010-05-26 2015-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Package systems having interposers
US8895440B2 (en) * 2010-08-06 2014-11-25 Stats Chippac, Ltd. Semiconductor die and method of forming Fo-WLCSP vertical interconnect using TSV and TMV
US8518746B2 (en) * 2010-09-02 2013-08-27 Stats Chippac, Ltd. Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die
US9064879B2 (en) 2010-10-14 2015-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. Packaging methods and structures using a die attach film
JP5879030B2 (ja) * 2010-11-16 2016-03-08 新光電気工業株式会社 電子部品パッケージ及びその製造方法
US8797057B2 (en) 2011-02-11 2014-08-05 Taiwan Semiconductor Manufacturing Company, Ltd. Testing of semiconductor chips with microbumps
US8466544B2 (en) * 2011-02-25 2013-06-18 Stats Chippac, Ltd. Semiconductor device and method of forming interposer and opposing build-up interconnect structure with connecting conductive TMV for electrical interconnect of Fo-WLCSP
US8975741B2 (en) * 2011-10-17 2015-03-10 Taiwan Semiconductor Manufacturing Company, Ltd. Process for forming package-on-package structures
US9000584B2 (en) 2011-12-28 2015-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Packaged semiconductor device with a molding compound and a method of forming the same
US9111949B2 (en) 2012-04-09 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus of wafer level package for heterogeneous integration technology
US8889484B2 (en) * 2012-10-02 2014-11-18 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method for a component package
US8970023B2 (en) * 2013-02-04 2015-03-03 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and methods of forming same
US9263511B2 (en) 2013-02-11 2016-02-16 Taiwan Semiconductor Manufacturing Co., Ltd. Package with metal-insulator-metal capacitor and method of manufacturing the same
US9048222B2 (en) 2013-03-06 2015-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating interconnect structure for package-on-package devices
US9368460B2 (en) 2013-03-15 2016-06-14 Taiwan Semiconductor Manufacturing Company, Ltd. Fan-out interconnect structure and method for forming same
US9673131B2 (en) * 2013-04-09 2017-06-06 Intel Corporation Integrated circuit package assemblies including a glass solder mask layer
TWI555166B (zh) * 2013-06-18 2016-10-21 矽品精密工業股份有限公司 層疊式封裝件及其製法
US9281254B2 (en) 2014-02-13 2016-03-08 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming integrated circuit package
US9496189B2 (en) 2014-06-13 2016-11-15 Taiwan Semiconductor Manufacturing Company, Ltd. Stacked semiconductor devices and methods of forming same
US20160079205A1 (en) * 2014-09-15 2016-03-17 Mediatek Inc. Semiconductor package assembly
US9318442B1 (en) * 2014-09-29 2016-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated fan-out package with dummy vias
KR101672622B1 (ko) * 2015-02-09 2016-11-03 앰코 테크놀로지 코리아 주식회사 반도체 디바이스 및 그 제조 방법
US9595482B2 (en) 2015-03-16 2017-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Structure for die probing
KR20160122022A (ko) * 2015-04-13 2016-10-21 에스케이하이닉스 주식회사 인터포저를 갖는 반도체 패키지 및 제조 방법
US10079192B2 (en) * 2015-05-05 2018-09-18 Mediatek Inc. Semiconductor chip package assembly with improved heat dissipation performance
US9607967B1 (en) * 2015-11-04 2017-03-28 Inotera Memories, Inc. Multi-chip semiconductor package with via components and method for manufacturing the same
US9627365B1 (en) * 2015-11-30 2017-04-18 Taiwan Semiconductor Manufacturing Company, Ltd. Tri-layer CoWoS structure
CN105514087A (zh) * 2016-01-26 2016-04-20 中芯长电半导体(江阴)有限公司 双面扇出型晶圆级封装方法及封装结构
US10002857B2 (en) * 2016-04-12 2018-06-19 Qualcomm Incorporated Package on package (PoP) device comprising thermal interface material (TIM) in cavity of an encapsulation layer
US10163860B2 (en) * 2016-07-29 2018-12-25 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package structure
US10134677B1 (en) * 2017-05-16 2018-11-20 Advanced Semiconductor Engineering, Inc. Semiconductor package device and method of manufacturing the same
US10283474B2 (en) * 2017-06-30 2019-05-07 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure and method for forming the same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016164119A1 (en) * 2015-04-07 2016-10-13 Apple Inc. Double side mounting memory integration in thin low warpage fanout package
WO2016171805A1 (en) * 2015-04-23 2016-10-27 Apple Inc. Vertical stack system in package comprising a first level die, back-to-back stacked second level dies and a third level die with corresponding first, second and third redistribution layers and method of manufacturing thereof
US20170141088A1 (en) * 2015-04-23 2017-05-18 Apple Inc. Three layer stack structure

Also Published As

Publication number Publication date
US11239194B2 (en) 2022-02-01
US11791301B2 (en) 2023-10-17
CN115547974A (zh) 2022-12-30
US20190006309A1 (en) 2019-01-03
US20190259726A1 (en) 2019-08-22
US20240006367A1 (en) 2024-01-04
TW201906103A (zh) 2019-02-01
US20200161267A1 (en) 2020-05-21
CN109216203A (zh) 2019-01-15
US10546830B2 (en) 2020-01-28
US10283474B2 (en) 2019-05-07
US20220108967A1 (en) 2022-04-07

Similar Documents

Publication Publication Date Title
TWI751240B (zh) 晶片封裝結構及其製造方法
US11670577B2 (en) Chip package with redistribution structure having multiple chips
US11756892B2 (en) Method for forming chip package structure
CN110970407B (zh) 集成电路封装件和方法
TWI543332B (zh) 半導體晶粒封裝與封裝上封裝裝置
TWI514542B (zh) 具有圍繞矽穿封裝孔(TPV)的末端部分之開口的晶粒封裝及使用該晶粒封裝之層疊封裝(PoP)
CN107039287B (zh) 双侧集成扇出封装件
US20220359326A1 (en) Integrated Circuit Package and Method
US11600575B2 (en) Method for forming chip package structure
US11437327B2 (en) Integrated fan-out packaging
TWI816804B (zh) 封裝結構及其形成方法
TW202117952A (zh) 半導體封裝件及製造方法
US20220384356A1 (en) Integrated fan-out packaging
US10529693B2 (en) 3D stacked dies with disparate interconnect footprints
TW202230648A (zh) 封裝結構
TW202341399A (zh) 積體電路封裝及其形成方法
TW202243146A (zh) 晶片封裝結構及其形成方法
CN116525558A (zh) 封装件及其形成方法