TW201937613A - 用於安裝半導體晶片的預模製襯底及其製造方法 - Google Patents

用於安裝半導體晶片的預模製襯底及其製造方法 Download PDF

Info

Publication number
TW201937613A
TW201937613A TW107140684A TW107140684A TW201937613A TW 201937613 A TW201937613 A TW 201937613A TW 107140684 A TW107140684 A TW 107140684A TW 107140684 A TW107140684 A TW 107140684A TW 201937613 A TW201937613 A TW 201937613A
Authority
TW
Taiwan
Prior art keywords
carrier
forming
conductive circuit
metal
layer
Prior art date
Application number
TW107140684A
Other languages
English (en)
Inventor
俊豪 樊
Original Assignee
新加坡商先進科技新加坡有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 新加坡商先進科技新加坡有限公司 filed Critical 新加坡商先進科技新加坡有限公司
Publication of TW201937613A publication Critical patent/TW201937613A/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76882Reflowing or applying of pressure to better fill the contact hole
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49861Lead-frames fixed on or encapsulated in insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • H01L2021/60007Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
    • H01L2021/60022Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
    • H01L2021/60045Pre-treatment step of the bump connectors prior to bonding
    • H01L2021/60052Oxide removing step, e.g. flux, rosin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • H01L2021/60007Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
    • H01L2021/60022Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
    • H01L2021/60097Applying energy, e.g. for the soldering or alloying process
    • H01L2021/60135Applying energy, e.g. for the soldering or alloying process using convection, e.g. reflow oven
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
  • Wire Bonding (AREA)

Abstract

本發明公開了一種形成用於安裝半導體晶片的預模製襯底的方法,所述方法包括以下步驟:提供載體;在所述載體上形成導電電路,並且在所述導電電路上形成複數個金屬觸點。此外,所述方法還包括通過壓縮每個金屬觸點的頂部部分以將每個金屬觸點的頂部部分壓扁並展平來封裝所述載體,並且引入模製化合物來包圍所述複數個金屬觸點,使得所述複數個金屬觸點被展平的頂部表面暴露在所述模製化合物的頂部表面上,並與所述模製化合物的頂部表面齊平。

Description

用於安裝半導體晶片的預模製襯底及其製造方法
本發明涉及一種半導體襯底和一種製造半導體襯底的方法。本發明尤其涉及一種被預先模製用於在半導體封裝期間支撐半導體晶片的半導體襯底。
半導體封裝技術通常包括將半導體晶片安裝到襯底上,然後將半導體晶片包封在模製化合物中,從而形成半導體封裝件。所述襯底包括電互連件,其將所安裝的半導體晶片的電觸點功能性地並電連接至外部電路,並且所述模製化合物保護所述襯底和安裝在所述襯底上的半導體晶片。
傳統上,由銅合金或不銹鋼製成的引線框架被用作支撐半導體晶片和提供電互連件的襯底。然而,出於對具有更小更薄的封裝尺寸而又具有更高的引線數的高性能設備的強烈需求,導致了層壓襯底的使用迅速增加,所述層壓襯底例如是球柵陣列(“BGA”)封裝件、模製互連襯底(“MIS”)和嵌入跡線襯底(“ETS”)。
ETS利用通孔將頂部金屬層連接至底部BGA層。 ETS的製造包括在介電材料中使用鐳射鑽出通孔,然後形成金屬種子層,該金屬種子層被圖案化以用於製造電互連件。然而,鐳射鑽孔是一種昂貴且緩慢的技術,因此使得ETS成為一種製造和使用成本都相對較高的襯底。
MIS利用銅接線柱將頂部金屬層連接至底部BGA層。除了形成銅接線柱之外,MIS的製造還包括額外的加工步驟,如對介電層進行研磨以暴露銅接線柱,然後形成圖案化的種子層以便形成底部BGA層。然而,這種MIS製造過程複雜且昂貴,因此使得MIS的製造也變得複雜且昂貴。
因此,本發明的目的是尋求提供一種比現有技術更簡單和/或更低廉的襯底製造方法。
根據本發明的第一方面,提供了一種形成用於安裝半導體晶片的預模製襯底的方法,所述方法包括以下步驟:提供載體;在所述載體上形成導電電路;在所述導電電路上形成複數個金屬觸點;然後,通過壓縮每個金屬觸點的頂部部分以將每個金屬觸點的頂部部分壓扁並展平來封裝所述載體,並且引入模製化合物來包圍所述複數個金屬觸點,使得所述複數個金屬觸點被展平的頂部表面暴露在所述模製化合物的頂部表面上,並與所述模製化合物的頂部表面齊平。
根據本發明的第二方面,提供了一種用於安裝半導體晶片的預模製襯底,所述預模製襯底包括:導電電路;位於所述導電電路上的複數個金屬觸點;以及包圍所述複數個金屬觸點並將所述金屬觸點的頂部表面暴露在外的模製化合物;其中,所述複數個金屬觸點的頂部表面被壓扁並展平以與所述模製化合 物的頂部表面齊平。
參考具體實施方式部分、所附權利要求書和附圖將更好地理解這些特徵、方面和優點以及其它特徵、方面和優點。
110‧‧‧步驟
120‧‧‧步驟
130‧‧‧步驟
140‧‧‧步驟
150‧‧‧步驟
160‧‧‧步驟
170‧‧‧步驟
180‧‧‧步驟
190‧‧‧步驟
200‧‧‧步驟
210‧‧‧步驟
220‧‧‧步驟
230‧‧‧步驟
300‧‧‧載體
310‧‧‧金屬層
320‧‧‧電觸點
322‧‧‧第一接觸金屬
324‧‧‧第二接觸金屬
330‧‧‧金屬跡線層
340‧‧‧焊料接觸墊
342‧‧‧第一焊料接觸金屬
344‧‧‧第二焊料接觸金屬
350‧‧‧裸露表面
360‧‧‧焊球
370‧‧‧第一密封劑
380‧‧‧底部裸露表面
390‧‧‧半導體晶片
400‧‧‧半導體晶片觸點
410‧‧‧第二密封劑
500‧‧‧模製腔
510‧‧‧頂部模具板
520‧‧‧步驟
530‧‧‧步驟
540‧‧‧步驟
550‧‧‧步驟
600‧‧‧載體
610‧‧‧黏合劑
620‧‧‧金屬層
630‧‧‧金屬跡線圖案
640‧‧‧焊球
650‧‧‧密封劑
圖1示出了用於形成根據本發明的第一較佳實施方式的預模製襯底的製造技術流程圖。
圖2A-圖2B分別例示了載體的平面和橫截面視圖。
圖3A-圖3B分別例示了在載體的第一表面上形成的金屬層的平面和橫截面視圖。
圖4A-圖4B分別例示了在金屬層上形成的電觸點的平面和橫截面視圖。
圖5A-圖5B分別例示了在金屬層和電觸點上形成的金屬跡線層的平面和橫截面視圖。
圖6A-圖6B分別例示了在金屬跡線層與BGA墊相對應的圓柱形部分處形成的焊料接觸墊的平面和橫截面視圖。
圖7A-圖7B分別例示了進行黏合促進處理之後的載體的第一表面的平面和橫截面視圖。
圖8A-圖8B分別例示了在各個焊料接觸墊上形成的各個金屬觸點的平面和橫截面視圖。
圖9A-圖9B分別例示了被第一密封劑封裝的載體的平面和橫截面視圖。
圖10A-圖10B分別例示了載體和金屬層被去除後的預模製襯底的平面和橫截面視圖。
圖11A-圖11B分別例示了對載體的第二表面進行黏合促進處理之後的預模製襯底的平面和橫截面視圖。
圖12A-圖12B分別例示了所形成的預模製襯底的平面和橫截面視圖。
圖13A-圖13B分別例示了通過半導體晶片觸點附接至預 模製襯底的半導體晶片的平面和橫截面視圖。
圖14A-圖14B分別例示了被第二密封劑封裝的附接半導體晶片的平面和橫截面視圖。
圖15是示出了用於形成根據本發明的第二較佳實施方式的預模製襯底的另一種製造技術的流程圖。
圖16A-圖16B分別例示了載體的平面和橫截面視圖。
圖17A-圖17B分別例示了在載體的第一表面上形成的金屬層的平面和橫截面視圖。
圖18A-圖18B分別例示了在載體上形成的金屬跡線圖案的平面和橫截面視圖。
圖19A-圖19B分別例示了在各個金屬跡線圖案上形成的各個焊球的平面和橫截面視圖。
圖20A-圖20B分別例示了被密封劑封裝的載體的平面和橫截面視圖。
圖21A-圖21B分別例示了載體和黏合劑被去除後的預模製襯底的平面和橫截面視圖。
應當理解的是,在發明內容部分、具體實施方式部分、所附申請專利範圍以及附圖中,當一個層被稱為在另一個層或襯底“上”時,其可以直接位於另一個層或襯底上,或者也可以存在中間層。同樣應當注意的是,為了便於說明,這些附圖的某些方面被放大了。
圖1是示出了用於形成根據本發明的第一較佳實施方式的預模製襯底的製造技術的流程圖。圖2A至圖14B例示了圖1的製造技術的各個階段中的預模製襯底的平面和橫截面視圖。
在步驟110中,提供金屬襯底或載體300。圖2A中示出了載體300的第一表面的平面視圖,圖2B示出了沿圖2A 中的線2B-2B觀察到的載體300的橫截面視圖。載體300可以包括鐵,並且可以作為臨時載體而在之後的處理步驟中被去除。這將在下文中進行描述。
在步驟120中,在載體300的第一表面上形成金屬層310,如圖3A-圖3B中所示。金屬層310可以是包含銅的種子層。金屬層310的厚度可以在大約0.001至5微米的範圍內。金屬層310可以通過電解電鍍或化學鍍來獲得,或者可以通過利用物理或化學沉積方法(如濺射、熱蒸發或電子束沉積等)沉積導電材料來獲得。此外,在本領域中還有很多其它眾所周知的電鍍方法或沉積方法,並且本發明並不限於任何特定的電鍍方法或沉積方法。
在可選的步驟130中,可以在金屬層310上形成電觸點320,如封裝級互連觸點,如圖4A-圖4B中所示。每個電觸點320可以包括第一接觸金屬322和第二接觸金屬324。電觸點320可以被用於下游引線鍵合或倒裝晶片鍵合過程。用於電觸點320的材料取決於最終的電子器件的設計規格,並且可以包括例如金、鈀或鎳。電觸點320可以採用任何電鍍方法或沉積方法來形成,並且本發明並不限於任何特定的電鍍方法或沉積方法。
在步驟140中,在金屬層310和電觸點320上形成金屬跡線層330,如金屬跡線走線層,如圖5A-圖5B中所示。金屬跡線層330在預模製襯底內形成導電電路或電互連件,其中所述位置為金屬跡線層330上對應於最終的電子器件的BGA墊位置的圓柱形部分。金屬跡線層330可以包括例如銅。
金屬跡線層330連接至電觸點320,並且完全地或至少部分地包圍電觸點320。將電觸點320形成為至少部分地被金屬跡線層330包圍,例如將電觸點320嵌在金屬跡線層330中 的優點在於可以對金屬跡線層330和電觸點320採用不同的材料,以適應最終的電子器件的應用或要求。例如,金屬跡線層330所選用的材料可以是能夠很好地黏附至後續處理步驟中引入的模製化合物的材料,而電觸點320所選用的材料可以是另一種能夠很好地鍵合至另一個後續處理步驟中的半導體晶片的材料。
金屬跡線層330可以通過以下方式形成:在金屬層310上塗覆抗鍍劑層,如光刻膠層,然後對該光刻膠層進行掩蔽、曝光和顯影,並去除該光刻膠層的一些部分。然後,在該光刻膠層的暴露區域上電鍍或沉積金屬跡線層330。隨後,去除剩下的光刻膠層,從而形成了如圖5A-圖5B中所示的金屬跡線層330。本領域中還有很多其它眾所周知的金屬層形成方法,並且本發明不限於任何特定的金屬層形成方法。
作為可選的步驟150,可以在金屬跡線層330的對應於BGA墊的位置的圓柱形部分處形成金屬接觸墊或焊料接觸墊340,如圖6A-圖6B中所示。各個焊料接觸墊340可以包括第一焊料接觸金屬342和第二焊料接觸金屬344。用於焊料接觸墊340上觸點的材料取決於最終的電子器件的設計規格,並且可以包括例如金或鎳。焊料接觸墊340可以通過任何電鍍方法或沉積方法來形成,並且本發明並不限於任何特定的電鍍方法或沉積方法。
在步驟160中,可以在載體300的第一表面上進行黏合促進處理,如圖7A-圖7B中所示。該黏合促進處理可以在所選表面上進行,使得金屬層310、330的裸露表面350被粗糙化。經過處理的裸露表面350有助於促進裸露表面350與後續被引入的模製化合物之間的黏合。
在步驟170中,在各個焊料接觸墊340或金屬跡線 層330的各個圓柱形部分上形成各自的金屬觸點,如焊料觸點或焊球360,如圖8A-圖8B中所示。焊球360的高度和直徑可以廣泛變化,並且根據最終的電子器件的設計規格來選擇。焊球360可以通過印刷焊膏然後進行回流和清洗來沉積,或者可以通過將焊球360直接放置在具有預塗助焊劑的焊料接觸墊340上並進行回流和清洗來沉積。
在步驟180中,用第一模製化合物或第一密封劑370對載體300的第一表面進行封裝,如圖9A-圖9B中所示。第一密封劑370覆蓋裸露表面350,並且將焊球360的頂部表面暴露在第一密封劑370上,且使焊球360的頂部表面與第一密封劑370的頂部表面齊平。第一密封劑370使得最終的電子器件能夠在極端運行溫度環境下可靠地運行並具有優越的結構完整性。
載體300可以被封裝在模製系統中,該模製系統包括用於容納該載體300的模製腔500和能夠相對於模製機的底部模具板運動的頂部模具板510。載體300可以通過被夾持在模製機的頂部模具板510與底部模具板之間而被容納在模製腔500中。當模製化合物被引入到模製腔500中時,頂部模具板510的表面可以對焊球360的頂部表面施加壓力,以將焊球360的頂部表面變形或壓扁並展平。可替換地,底部模具板的表面可以被用於施加壓力來將焊球360的頂部表面壓扁或變形並展平。頂部模具板510還將模製腔500中的模製化合物塑造為所需的形狀和高度。模製化合物內嵌有金屬跡線走線層330並部分內嵌有焊球360,使焊球360的頂部部分平坦,並且使所述頂部部分暴露在模製化合物的頂部表面上,並與模製化合物的頂部表面齊平。焊球的裸露部分可以被用於廣義組裝過程中的廣義互連。
在步驟190中,將載體300和金屬層310一同去除,如圖10A-圖10B中所示。載體300和金屬層310可以通過乾法蝕刻、如化學去除這樣的濕法蝕刻或乾法蝕刻和濕法蝕刻的組合來去除。此外,本領域中還有很多其它眾所周知的蝕刻方法和蝕刻劑,並且本發明不限於任何特定的蝕刻或去除方法。一般來說,載體300和金屬層310在將半導體晶片390安裝到預模製襯底上之前被去除。
在可選的步驟200中,可以在預模製襯底的第二表面上進行黏合促進處理,如圖11A-圖11B中所示。該黏合促進處理可以在所選表面上進行,使得金屬跡線層330的底部裸露表面380被粗糙化。該底部裸露表面380有助於促進其與後續被引入的模製化合物之間的黏合。
在步驟210中,形成預模製襯底,如圖12A-圖12B中所示。預模製襯底被翻轉180º,使得金屬跡線層330的底部裸露表面380和電觸點320朝向上方,而焊球360的裸露頂部部分朝向下方。步驟210是半導體封裝技術的第一組裝階段的最後一個步驟。
在步驟220中,例如通過倒裝晶片鍵合技術經由半導體晶片觸點400將半導體晶片390附接至預模製襯底,如圖13A-圖13B中所示。半導體晶片390可以通過倒裝晶片鍵合技術被附接至電觸點320,其中,將半導體晶片390放置到電觸點320上,然後被回流以在二者之間形成導電鍵合。
在步驟230中,用第二密封劑410封裝被附接的半導體晶片390以形成最終的電子器件或半導體封裝,如圖14A-圖14B中所示。第二密封劑410覆蓋底部裸露表面380和被附接的半導體晶片390。第二密封劑410使得最終的電子器件能夠 在極端運行溫度環境下可靠地運行並具有優越的結構完整性。
圖15示出了用於形成根據本發明的第二較佳實施方式的預模製襯底的另一種製造技術的流程圖,圖16A至圖21B例示了圖15中的製造技術的各個階段中的預模製襯底的平面和橫截面視圖。
在步驟500中,提供金屬襯底或載體600。圖16A中示出了載體300的第一表面的平面視圖,圖16B示出了沿圖16A中的線16B-16B觀察到的橫截面視圖。如下文中所述,載體600可以作為臨時載體而在之後的處理步驟中被去除。載體600還可以是例如PI膠帶、玻璃或矽襯底。
在步驟510中,在載體600的第一表面上形成金屬層620,如圖17A-圖17B中所示。金屬層620可以是通過黏合劑610層壓到載體600上的銅箔。金屬層620的厚度可以廣泛變化,並根據最終的電子器件的設計規格來選擇,該設計規格例如是所需的線寬和間距等。所使用的黏合劑610被選擇為能夠與下游的化學處理和熱處理相相容。
在步驟520中,進行圖案蝕刻以形成導電電路或金屬跡線圖案630,如圖18A-圖18B中所示。金屬跡線圖案630的圓柱形部分可以對應於最終的電子器件中的BGA墊的位置。金屬跡線圖案630可以包括銅。
金屬跡線圖案630可以通過以下方式來形成:在金屬層620上塗覆抗蝕刻劑層,如光刻膠層,對該光刻膠層進行掩蔽、曝光和顯影,並去除該光刻膠層的一些部分。然後,可以將金屬層620上位於該光刻膠層被去除的部分處的區域去除。金屬層620上位於該光刻膠層被去除的部分處的這些區域可以通過乾法蝕刻、如化學去除這樣的濕法蝕刻或乾法蝕刻和濕法蝕刻的 組合來去除。此外,本領域中還有很多其它眾所周知的蝕刻方法和蝕刻劑,並且本發明不限於任何特定的蝕刻方法。
在步驟530中,在各個金屬跡線圖案630的某些區域或金屬跡線圖案630的各個圓柱形部分上形成各自的金屬觸點,如焊料觸點或焊球640,如圖19A-圖19B中所示。焊球640可以通過例如將焊膏印刷到金屬跡線圖案630上並進行回流和清洗來沉積,或者可以通過將焊球640直接放置在金屬跡線圖案630上來沉積。
在步驟540中,用密封劑650封裝載體600,如圖20A-圖20B中所示。密封劑650覆蓋金屬跡線圖案630,並將焊料觸點640的頂部部分暴露在外。該封裝過程可以與步驟180中參考圖9A-圖9B所描述的第一封裝過程相類似。
在步驟550中,去除載體600和黏合劑610以形成預模製襯底,如圖21A-圖21B中所示。載體600和黏合劑610的去除過程可以與步驟190中參考圖10A-圖10B所描述的去除過程相類似。一般來說,載體600和黏合劑610在將半導體晶片安裝到預模製襯底之前被去除。
圖21A-圖21B中所示的預模製襯底被翻轉180º,使得金屬跡線圖案630朝向上方,而焊料觸點640的裸露表面朝向下方。步驟550標誌著半導體封裝過程的第一組裝階段的結束。
本領域技術人員應當瞭解,本發明的第一和第二較佳實施方式中的預模製襯底是單層結構,其採用簡單且價格可取的加工步驟來製造。此外,不需要研磨任何介電層,也不需要使用抗焊劑,而這兩者都會在製造過程中引入雜質並使其複雜化。也不需要對銅接線柱進行電鍍,這相對於常規的MIS和ETS的 製造過程來說將是一個明顯的優勢。
此外,技術人員應當瞭解,第一較佳實施方式可能能夠實現比第二較佳實施方式更精細的線寬和間距。
應當認識到,上面所敘述的各種方法的細節只是為了說明目的而提供的,其它能夠提供等同結果的方法和材料都可以對其進行取代。因此,所附權利要求書的精神和範圍不應局限于本文所包含的實施方式的描述。

Claims (16)

  1. 一種形成用於安裝半導體晶片的預模製襯底的方法,包括以下步驟:提供載體;在所述載體上形成導電電路;在所述導電電路上形成複數個金屬觸點;並且通過壓縮每個金屬觸點的頂部部分以將每個金屬觸點的頂部部分壓扁並展平來封裝所述載體,並且引入模製化合物來包圍所述多個金屬觸點,使得所述複數個金屬觸點被展平的頂部表面暴露在所述模製化合物的頂部表面上,並與所述模製化合物的頂部表面齊平。
  2. 如申請專利範圍第1項所述之方法,其中,在所述載體上形成導電電路的步驟包括以下步驟:在所述載體上形成抗鍍劑層;去除所述抗鍍劑層的一些部分;以及在對應於所述載體的所述抗鍍劑層被去除部分的位置處填充導電材料,從而在所述載體上形成所述導電電路。
  3. 如申請專利範圍第2項所述之方法,其中,所述導電材料包括銅。
  4. 如申請專利範圍第1項所述之方法,其中,在所述載體上形成導電電路的步驟包括以下步驟:在所述載體上形成導電材料層;在所述導電材料層上形成抗蝕劑層;去除所述抗蝕劑層的一些部分;並且在對應於所述導電材料層的所述抗蝕劑層被去除部分的位置處進行蝕刻。
  5. 如申請專利範圍第4項所述之方法,其中,所述導電材料層包括銅。
  6. 如申請專利範圍第1項所述之方法,其中,在所述載體被夾在模製機的頂部模具與底部模具之間時進行封裝所述載體的步驟,並且壓縮所述金屬觸點的頂部部分的步驟是由所述頂部模具或所述底部模具的表面執行的。
  7. 如申請專利範圍第1項所述之方法,其中,所述複數個金屬觸點包括焊料。
  8. 如申請專利範圍第7項所述之方法,其中,在所述導電電路上形成複數個金屬觸點的步驟包括在所述導電電路上印刷焊料觸點。
  9. 如申請專利範圍第7項所述之方法,其中,各個金屬觸點是放置在所述導電電路上的焊球。
  10. 如申請專利範圍第9項所述之方法,其中,在所述導電電路上形成金屬觸點的步驟包括以下步驟:在所述導電電路上沉積助焊劑;將所述焊球放置在所述助焊劑和所述導電電路上;並且使所述焊球回流。
  11. 如申請專利範圍第1項所述之方法,其中,在所述導電電路上形成金屬觸點的步驟包括以下步驟:在所述導電電路上形成金屬接觸墊;以及在所述金屬接觸墊上形成所述金屬觸點。
  12. 如申請專利範圍第1項所述之方法,其中,在所述載體上形成導電電路的步驟包括以下步驟:在所述載體上形成金屬層;並且在所述金屬層上形成所述導電電路。
  13. 如申請專利範圍第1項所述之方法,其中,還包括以下步驟:在所述載體上形成電觸點,其中,所述導電電路被連接至所述電觸點並至少部分地包圍所述電觸點。
  14. 如申請專利範圍第1項所述之方法,其中,還包括以下步驟:使所述導電電路的裸露表面粗糙化,以促進所述導電電路的裸露表面與在後續步驟中引入的模製化合物之間的粘合。
  15. 如申請專利範圍第1項所述之方法,其中,還包括以下步驟:在將所述半導體晶片安裝到所述預模製襯底上之前去除所述載體。
  16. 一種用於安裝半導體晶片的預模製襯底,包括:導電電路;位於所述導電電路上的複數個金屬觸點;以及包圍所述複數個金屬觸點並將所述金屬觸點的頂部表面暴露在外的模製化合物;其中,所述複數個金屬觸點的頂部表面被壓扁並展平以與所述模製化合物的頂部表面齊平。
TW107140684A 2017-11-27 2018-11-16 用於安裝半導體晶片的預模製襯底及其製造方法 TW201937613A (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US15/822,697 US20190164875A1 (en) 2017-11-27 2017-11-27 Premolded substrate for mounting a semiconductor die and a method of fabrication thereof
US15/822,697 2017-11-27

Publications (1)

Publication Number Publication Date
TW201937613A true TW201937613A (zh) 2019-09-16

Family

ID=66634057

Family Applications (1)

Application Number Title Priority Date Filing Date
TW107140684A TW201937613A (zh) 2017-11-27 2018-11-16 用於安裝半導體晶片的預模製襯底及其製造方法

Country Status (5)

Country Link
US (1) US20190164875A1 (zh)
KR (1) KR20190062242A (zh)
CN (1) CN109994387A (zh)
PH (1) PH12018000367A1 (zh)
TW (1) TW201937613A (zh)

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0833382B1 (en) * 1996-09-30 2005-11-30 STMicroelectronics S.r.l. Plastic package for electronic devices
JP3595283B2 (ja) * 2001-06-27 2004-12-02 日本特殊陶業株式会社 配線基板及びその製造方法
DE10320646A1 (de) * 2003-05-07 2004-09-16 Infineon Technologies Ag Elektronisches Bauteil, sowie Systemträger und Nutzen zur Herstellung desselben
WO2007005263A2 (en) * 2005-06-30 2007-01-11 Fairchild Semiconductor Corporation Semiconductor die package and method for making the same
JP4736703B2 (ja) * 2005-10-14 2011-07-27 宇部興産株式会社 銅配線ポリイミドフィルムの製造方法
US20090146280A1 (en) * 2005-11-28 2009-06-11 Dai Nippon Printing Co., Ltd. Circuit member, manufacturing method of the circuit member, and semiconductor device including the circuit member
US8390117B2 (en) * 2007-12-11 2013-03-05 Panasonic Corporation Semiconductor device and method of manufacturing the same
US8563417B2 (en) * 2011-11-22 2013-10-22 Alpha & Omega Semiconductor, Inc. Method for packaging ultra-thin chip with solder ball thermo-compression in wafer level packaging process
US9847244B2 (en) * 2015-07-15 2017-12-19 Chip Solutions, LLC Semiconductor device and method
TWI582921B (zh) * 2015-12-02 2017-05-11 南茂科技股份有限公司 半導體封裝結構及其製作方法

Also Published As

Publication number Publication date
KR20190062242A (ko) 2019-06-05
CN109994387A (zh) 2019-07-09
US20190164875A1 (en) 2019-05-30
PH12018000367A1 (en) 2019-09-02

Similar Documents

Publication Publication Date Title
US7838332B2 (en) Method of manufacturing a semiconductor package with a bump using a carrier
US7138706B2 (en) Semiconductor device and method for manufacturing the same
JP3842548B2 (ja) 半導体装置の製造方法及び半導体装置
JP5942823B2 (ja) 電子部品装置の製造方法、電子部品装置及び電子装置
TW201711144A (zh) 具有可路由囊封的傳導基板的半導體封裝及方法
JP2009506572A (ja) 相互接続構造を含むマイクロフィーチャ組立品およびそのような相互接続構造を形成するための方法
TWI664706B (zh) 包含可去除載體的可佈線電鑄襯底
KR20110081813A (ko) 리드 프레임 기판과 그 제조 방법 및 반도체 장치
JP2003197856A (ja) 半導体装置
TW201021186A (en) Lead frame board, method of forming the same, and semiconductor device
TW200426956A (en) Substrate sheet material for a semiconductor device and a manufacturing method thereof, a molding method using a substrate sheet material, a manufacturing method of semiconductor devices
JP2011009372A (ja) 半導体装置及びその製造方法
US9112063B2 (en) Fabrication method of semiconductor package
TWI671864B (zh) 半導體封裝基板及其製造方法
KR100843705B1 (ko) 금속 범프를 갖는 반도체 칩 패키지 및 그 제조방법
KR100639737B1 (ko) 회로 장치의 제조 방법
US20080303134A1 (en) Semiconductor package and method for fabricating the same
US6919264B2 (en) Method for the solder-stop structuring of elevations on wafers
US20130270694A1 (en) Substrates having bumps with holes, semiconductor chips having bumps with holes, semiconductor packages formed using the same, and methods of fabricating the same
TWI228785B (en) Substrate, wiring board, substrate for semiconductor package, semiconductor device, semiconductor package and its manufacturing method
TW201937613A (zh) 用於安裝半導體晶片的預模製襯底及其製造方法
JP2004063742A (ja) 配線板、半導体パッケージ及びそれらの製造方法
JP2007019275A (ja) 半導体装置、基板及び半導体装置の製造方法
JP5587464B2 (ja) 半導体装置の製造方法
TWI420996B (zh) 印刷電路板及其製造方法