NO20021804L - Apparat og fremgangsmåte for programmerbar parametrisk vippetesting av digitale CMOS-tilkoblinger - Google Patents

Apparat og fremgangsmåte for programmerbar parametrisk vippetesting av digitale CMOS-tilkoblinger

Info

Publication number
NO20021804L
NO20021804L NO20021804A NO20021804A NO20021804L NO 20021804 L NO20021804 L NO 20021804L NO 20021804 A NO20021804 A NO 20021804A NO 20021804 A NO20021804 A NO 20021804A NO 20021804 L NO20021804 L NO 20021804L
Authority
NO
Norway
Prior art keywords
digital cmos
connections
tilt testing
parametric
programmable
Prior art date
Application number
NO20021804A
Other languages
English (en)
Norwegian (no)
Other versions
NO20021804D0 (no
Inventor
Surinderjit S Dhaliwal
Original Assignee
Atmel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Atmel Corp filed Critical Atmel Corp
Publication of NO20021804D0 publication Critical patent/NO20021804D0/no
Publication of NO20021804L publication Critical patent/NO20021804L/no

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318536Scan chain arrangements, e.g. connections, test bus, analog signals
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/31712Input or output aspects
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/31712Input or output aspects
    • G01R31/31715Testing of input or output circuits; test of circuitry between the I/C pins and the functional core, e.g. testing of input or output driver, receiver, buffer
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318572Input/Output interfaces

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Logic Circuits (AREA)
NO20021804A 1999-10-19 2002-04-17 Apparat og fremgangsmåte for programmerbar parametrisk vippetesting av digitale CMOS-tilkoblinger NO20021804L (no)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/421,446 US6272657B1 (en) 1999-10-19 1999-10-19 Apparatus and method for progammable parametric toggle testing of digital CMOS pads
PCT/US2000/040650 WO2001029569A1 (fr) 1999-10-19 2000-08-14 Dispositif et technique de commutation parametrique programmable pour plages numeriques a technologie cmos

Publications (2)

Publication Number Publication Date
NO20021804D0 NO20021804D0 (no) 2002-04-17
NO20021804L true NO20021804L (no) 2002-06-17

Family

ID=23670549

Family Applications (1)

Application Number Title Priority Date Filing Date
NO20021804A NO20021804L (no) 1999-10-19 2002-04-17 Apparat og fremgangsmåte for programmerbar parametrisk vippetesting av digitale CMOS-tilkoblinger

Country Status (12)

Country Link
US (1) US6272657B1 (fr)
EP (1) EP1224481B1 (fr)
JP (1) JP2003512628A (fr)
KR (1) KR20020062629A (fr)
CN (1) CN1208628C (fr)
CA (1) CA2388498A1 (fr)
DE (1) DE60003213T2 (fr)
HK (1) HK1051572A1 (fr)
MY (1) MY116817A (fr)
NO (1) NO20021804L (fr)
TW (1) TW530162B (fr)
WO (1) WO2001029569A1 (fr)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4686124B2 (ja) * 2002-12-06 2011-05-18 三星電子株式会社 装置の構成をテストする方法および半導体装置
KR100510502B1 (ko) * 2002-12-06 2005-08-26 삼성전자주식회사 반도체 장치 및 상기 반도체 장치를 테스트하는 방법
JP3901151B2 (ja) * 2003-12-25 2007-04-04 セイコーエプソン株式会社 ドライバic並びにドライバic及び出力装置の検査方法
CN1979367B (zh) * 2005-11-30 2013-05-15 北京中电华大电子设计有限责任公司 采用测试校准提高器件参数精度的方法
US7789965B2 (en) * 2006-09-19 2010-09-07 Asm Japan K.K. Method of cleaning UV irradiation chamber
JP4854456B2 (ja) * 2006-10-04 2012-01-18 富士通セミコンダクター株式会社 半導体集積回路及び試験方法
KR100825791B1 (ko) * 2006-11-08 2008-04-29 삼성전자주식회사 저속 ate 장비를 사용하여 용이하게 테스트될 수 있는고속 메모리장치 및 이에 대한 입출력핀 제어방법

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5005173A (en) * 1988-12-07 1991-04-02 Texas Instruments Incorporated Parallel module testing
JPH03128475A (ja) * 1989-10-13 1991-05-31 Hitachi Ltd 論理テスト機能付き論理回路
US5115435A (en) * 1989-10-19 1992-05-19 Ncr Corporation Method and apparatus for bus executed boundary scanning
JP2513904B2 (ja) 1990-06-12 1996-07-10 株式会社東芝 テスト容易化回路
JP2643585B2 (ja) * 1990-11-05 1997-08-20 日本電気株式会社 集積回路
US5166937A (en) * 1990-12-26 1992-11-24 Ag Communication System Corporation Arrangement for testing digital circuit devices having tri-state outputs
US5155733A (en) * 1990-12-26 1992-10-13 Ag Communication Systems Corporation Arrangement for testing digital circuit devices having bidirectional outputs
US5260948A (en) 1991-03-13 1993-11-09 Ncr Corporation Bidirectional boundary-scan circuit
JPH04348286A (ja) * 1991-05-27 1992-12-03 Nec Corp 半導体論理集積回路装置
JP3304399B2 (ja) * 1992-06-12 2002-07-22 日本電気株式会社 半導体集積論理回路
US5331571A (en) * 1992-07-22 1994-07-19 Nec Electronics, Inc. Testing and emulation of integrated circuits
JPH085709A (ja) * 1994-06-22 1996-01-12 Kawasaki Steel Corp 半導体集積回路
JP2654352B2 (ja) * 1994-07-29 1997-09-17 日本電気アイシーマイコンシステム株式会社 半導体集積回路
US5627839A (en) * 1995-02-28 1997-05-06 Texas Instruments Incorporated Scan cell output latches using switches and bus holders
US5706296A (en) * 1995-02-28 1998-01-06 Texas Instruments Incorporated Bi-directional scan design with memory and latching circuitry
US5648973A (en) 1996-02-06 1997-07-15 Ast Research, Inc. I/O toggle test method using JTAG
US5764079A (en) 1996-03-11 1998-06-09 Altera Corporation Sample and load scheme for observability of internal nodes in a PLD
US5710779A (en) * 1996-04-09 1998-01-20 Texas Instruments Incorporated Real time data observation method and apparatus
US5696771A (en) * 1996-05-17 1997-12-09 Synopsys, Inc. Method and apparatus for performing partial unscan and near full scan within design for test applications
JP3614993B2 (ja) * 1996-09-03 2005-01-26 株式会社ルネサステクノロジ テスト回路

Also Published As

Publication number Publication date
HK1051572A1 (en) 2003-08-08
DE60003213T2 (de) 2004-05-06
JP2003512628A (ja) 2003-04-02
CA2388498A1 (fr) 2001-04-26
DE60003213D1 (de) 2003-07-10
CN1402835A (zh) 2003-03-12
US6272657B1 (en) 2001-08-07
EP1224481B1 (fr) 2003-06-04
TW530162B (en) 2003-05-01
CN1208628C (zh) 2005-06-29
NO20021804D0 (no) 2002-04-17
WO2001029569A1 (fr) 2001-04-26
EP1224481A1 (fr) 2002-07-24
MY116817A (en) 2004-03-31
KR20020062629A (ko) 2002-07-26

Similar Documents

Publication Publication Date Title
NO20002902D0 (no) FremgangsmÕte og apparat for behandling av lydsignal
NO20040172L (no) Fremgangsmate og apparat for innhenting av seismiske data
NO20020967L (no) Fremgangsmate og apparat for fjernovervaking
NO20001943L (no) Apparat og fremgangsmÕte for utplassering av rørledningskabel
NO20015239L (no) Fremgangsmåte og apparat for å produsere uniforme små porsjoner av fine pulvere og produkter av disse
DK1064094T3 (da) Apparat til coating af monolitiske understøtninger og fremgangsmåde herfor
NO20023333L (no) Fremgangsmåte for bildefokusering og apparat for avbildning av borehullsresistivitet
NO20015067L (no) Fremgangsmåte og anordning for utprövning av en brönn
NO331115B1 (no) Fremgangsmate og apparat for innkopling av eksplosive anordninger
IS6242A (is) Aðferð og búnaður til að ákvarða gæðaeiginleika fisks
NO20005870D0 (no) Fremgangsmåte og anordning til fremstilling av videosignaler
DE19882871T1 (de) Verfahren und Einrichtung zum Verarbeiten digitaler Pixelausgangssignale
NO20004426D0 (no) Apparat og fremgangsmÕte for testing av formasjoner
NO20014717D0 (no) Apparat og fremgangsmåte for akustisk logging
NO20022004D0 (no) Fremgangsmåte og apparat for mottak av digitale kommunikasjonssignaler
NO990610D0 (no) FremgangsmÕte og apparat for kalibrering av digitale ned-omformere i et signalprosesseringssystem
NO20021804L (no) Apparat og fremgangsmåte for programmerbar parametrisk vippetesting av digitale CMOS-tilkoblinger
NO20012487L (no) Anordning og fremgangsmåte for tilvirkning av gulvplanker
NO975949L (no) Fremgangsmåte og apparat for testing av gjengede forbindelser og gjengede deler
NO20020543L (no) Fremgangsmåte og apparat for fjerning av forankringsanordning
NO20011002D0 (no) FremgangsmÕte og anordning for kontroll av kabelforbindelser
NO991275D0 (no) FremgangsmÕte og anordning for inspeksjon av en gjenstand
NO20011777D0 (no) Fremgangsmåte og apparat for isotopselektive målinger av kjemiske elementer i materialer
DK0956811T3 (da) Apparat og fremgangsmåde til overvågning og opsamling af kvantiteter af mobile legemer
NO20014912D0 (no) Apparat og fremgangsmåte for å bestemme den fysiske tilstand av en rörledning

Legal Events

Date Code Title Description
FC2A Withdrawal, rejection or dismissal of laid open patent application