KR920010792A - 반도체 장치 - Google Patents

반도체 장치 Download PDF

Info

Publication number
KR920010792A
KR920010792A KR1019910018793A KR910018793A KR920010792A KR 920010792 A KR920010792 A KR 920010792A KR 1019910018793 A KR1019910018793 A KR 1019910018793A KR 910018793 A KR910018793 A KR 910018793A KR 920010792 A KR920010792 A KR 920010792A
Authority
KR
South Korea
Prior art keywords
chip
semiconductor
heat sink
semiconductor device
semiconductor devices
Prior art date
Application number
KR1019910018793A
Other languages
English (en)
Inventor
미쓰하루 시미즈
도시유끼 무라가미
마사또 다나까
가쓰야 후까세
Original Assignee
이노우에 사다오
신꼬오 덴기 고오교오 가부시키가이샤
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 이노우에 사다오, 신꼬오 덴기 고오교오 가부시키가이샤 filed Critical 이노우에 사다오
Publication of KR920010792A publication Critical patent/KR920010792A/ko
Priority to KR2019950018901U priority Critical patent/KR960000149Y1/ko

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/40Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Abstract

내용 없음

Description

반도체 장치
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1도는 수지봉지형 반도체 장치의 일예를 나타낸 단면도,
제2도 및 제3도는 각각 다른 실시예를 나타낸 단면도.

Claims (2)

  1. 반도체 칩이 패키지내에 봉입된 반도체 장치에 있어서, 상기 반도체 칩의 전크숀패턴이 존재하는 칩면에 반도체 칩의 열팽창계수와 비슷한 열팽창계수를 갖는 소재로 된 히트싱크를 칩코트층을 거쳐서 접합한 것을 특징으로 하는 반도체 장치.
  2. 제1항에 있어서, 상기 히트싱크가 패키지의 덮개체를 겸용하는 동시에 히트싱크에 설비한 돌출부가 칩코트층을 거쳐서 반도체 칩의 번크숀패턴이 존재하는 칩면에 접합되어 있는 것을 특징으로 하는 반도체 장치.
    ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
KR1019910018793A 1990-11-30 1991-10-25 반도체 장치 KR920010792A (ko)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR2019950018901U KR960000149Y1 (ko) 1990-11-30 1995-07-27 반도체 장치

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2340496A JPH04207061A (ja) 1990-11-30 1990-11-30 半導体装置
JP90-340496 1990-11-30

Related Child Applications (1)

Application Number Title Priority Date Filing Date
KR2019950018901U Division KR960000149Y1 (ko) 1990-11-30 1995-07-27 반도체 장치

Publications (1)

Publication Number Publication Date
KR920010792A true KR920010792A (ko) 1992-06-27

Family

ID=18337526

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019910018793A KR920010792A (ko) 1990-11-30 1991-10-25 반도체 장치

Country Status (2)

Country Link
JP (1) JPH04207061A (ko)
KR (1) KR920010792A (ko)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100673938B1 (ko) * 2000-04-26 2007-01-24 삼성테크윈 주식회사 반도체 패키지 및 이의 제조방법

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5801437A (en) * 1993-03-29 1998-09-01 Staktek Corporation Three-dimensional warp-resistant integrated circuit module method and apparatus
US5644161A (en) * 1993-03-29 1997-07-01 Staktek Corporation Ultra-high density warp-resistant memory module
US5369056A (en) * 1993-03-29 1994-11-29 Staktek Corporation Warp-resistent ultra-thin integrated circuit package fabrication method
US5705851A (en) * 1995-06-28 1998-01-06 National Semiconductor Corporation Thermal ball lead integrated package
US5945732A (en) 1997-03-12 1999-08-31 Staktek Corporation Apparatus and method of manufacturing a warp resistant thermally conductive integrated circuit package
FR2788882A1 (fr) * 1999-01-27 2000-07-28 Schlumberger Systems & Service Dispositif a circuits integres, module electronique pour carte a puce utilisant le dispositif et procede de fabrication dudit dispositif
JP2007165836A (ja) * 2005-11-18 2007-06-28 Shinko Electric Ind Co Ltd 半導体装置
JP2012015225A (ja) * 2010-06-30 2012-01-19 Hitachi Ltd 半導体装置
JP6008582B2 (ja) * 2012-05-28 2016-10-19 新光電気工業株式会社 半導体パッケージ、放熱板及びその製造方法
JP7367352B2 (ja) * 2019-06-24 2023-10-24 富士電機株式会社 半導体モジュール、車両、および半導体モジュールの製造方法

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100673938B1 (ko) * 2000-04-26 2007-01-24 삼성테크윈 주식회사 반도체 패키지 및 이의 제조방법

Also Published As

Publication number Publication date
JPH04207061A (ja) 1992-07-29

Similar Documents

Publication Publication Date Title
KR880003427A (ko) 반도체 장치 및 그에 사용되는 리드프레임
KR890012380A (ko) 전자 소자 패키지 및 제조방법
KR910015035A (ko) 반도체 패키지
KR920011768A (ko) 열전사지용 원지 및 그 원지를 사용한 열전사지
KR920010792A (ko) 반도체 장치
KR910017604A (ko) 반도체장치
KR900017129A (ko) 반도체 소자용 배면 금속화 스킴(scheme) 및 그의 제조 방법
KR970702536A (ko) 칩 카드(chip card)
KR940016723A (ko) 반도체 리이드 프레임
KR910001917A (ko) 반도체장치
KR910001949A (ko) 무플래그 리드프레임, 피키지 및 방법
KR970077603A (ko) 워피지(warpage)를 방지하기 위한 금속층을 갖는 반도체 칩 패키지
KR920010862A (ko) 반도체 장치 및 이것에 사용되는 리드프레임
JPS602851U (ja) 集積素子の疲労防止装置
KR930003333A (ko) 반도체 디바이스
KR900007093A (ko) 반도체 방열판 및 엔캡슐레이팅 방법과 리드프레임
KR920013689A (ko) 반도체 장치의 리이드 프레임
KR970008518A (ko) 반도체 패키지
JPS6459843A (en) Semiconductor device
KR930001383A (ko) 반도체 패키지 탑재용 트레이
KR870000753A (ko) 수지봉합형 반도체장치
KR910008830A (ko) 수지밀봉 반도체장치
KR950012926A (ko) 레이저 다이오드 패키지
KR910020865A (ko) 반도체 소자 그라운드(ground)용 점퍼- 칩(jumper-chip)
KR920018914A (ko) 반도체 패키지

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E601 Decision to refuse application
WICV Withdrawal of application forming a basis of a converted application