KR101790900B1 - 카메라 제어 인터페이스 확장 버스 - Google Patents

카메라 제어 인터페이스 확장 버스 Download PDF

Info

Publication number
KR101790900B1
KR101790900B1 KR1020167000593A KR20167000593A KR101790900B1 KR 101790900 B1 KR101790900 B1 KR 101790900B1 KR 1020167000593 A KR1020167000593 A KR 1020167000593A KR 20167000593 A KR20167000593 A KR 20167000593A KR 101790900 B1 KR101790900 B1 KR 101790900B1
Authority
KR
South Korea
Prior art keywords
symbols
serial bus
wire serial
sequence
mode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
KR1020167000593A
Other languages
English (en)
Korean (ko)
Other versions
KR20160019103A (ko
Inventor
쇼이치로 센고쿠
조지 앨런 와일리
조셉 청
Original Assignee
퀄컴 인코포레이티드
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 퀄컴 인코포레이티드 filed Critical 퀄컴 인코포레이티드
Publication of KR20160019103A publication Critical patent/KR20160019103A/ko
Application granted granted Critical
Publication of KR101790900B1 publication Critical patent/KR101790900B1/ko
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • H04N5/23203
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • G06F13/4291Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using a clocked protocol
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • G06F13/362Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control
    • G06F13/364Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control using independent requests or grants, e.g. using separated request and grant lines
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • G06F13/4295Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using an embedded synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0331Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
    • H04N5/23206
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/24Systems for the transmission of television signals using pulse code modulation
    • H04N7/52Systems for transmission of a pulse code modulated video signal with one or more other pulse code modulated signals, e.g. an audio signal or a synchronizing signal
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/24Systems for the transmission of television signals using pulse code modulation
    • H04N2007/243Bitstream control arrangements

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Information Transfer Systems (AREA)
  • Dc Digital Transmission (AREA)
  • Multimedia (AREA)
KR1020167000593A 2013-06-12 2014-06-12 카메라 제어 인터페이스 확장 버스 Active KR101790900B1 (ko)

Applications Claiming Priority (11)

Application Number Priority Date Filing Date Title
US201361834151P 2013-06-12 2013-06-12
US61/834,151 2013-06-12
US201361836777P 2013-06-19 2013-06-19
US61/836,777 2013-06-19
US201361886002P 2013-10-02 2013-10-02
US61/886,002 2013-10-02
US14/302,365 2014-06-11
US14/302,362 2014-06-11
US14/302,362 US9552325B2 (en) 2013-06-12 2014-06-11 Camera control interface extension bus
US14/302,365 US9582457B2 (en) 2013-06-12 2014-06-11 Camera control interface extension bus
PCT/US2014/042188 WO2014201293A1 (en) 2013-06-12 2014-06-12 Camera control interface extension bus

Publications (2)

Publication Number Publication Date
KR20160019103A KR20160019103A (ko) 2016-02-18
KR101790900B1 true KR101790900B1 (ko) 2017-10-26

Family

ID=52020259

Family Applications (2)

Application Number Title Priority Date Filing Date
KR1020167000593A Active KR101790900B1 (ko) 2013-06-12 2014-06-12 카메라 제어 인터페이스 확장 버스
KR1020167000592A Withdrawn KR20160018781A (ko) 2013-06-12 2014-06-12 카메라 제어 인터페이스 확장 버스

Family Applications After (1)

Application Number Title Priority Date Filing Date
KR1020167000592A Withdrawn KR20160018781A (ko) 2013-06-12 2014-06-12 카메라 제어 인터페이스 확장 버스

Country Status (8)

Country Link
US (4) US9639499B2 (enExample)
EP (2) EP3008610B1 (enExample)
JP (2) JP2016528588A (enExample)
KR (2) KR101790900B1 (enExample)
CN (2) CN105283863A (enExample)
CA (2) CA2911401A1 (enExample)
TW (1) TWI607318B (enExample)
WO (2) WO2014201293A1 (enExample)

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9639499B2 (en) 2013-06-12 2017-05-02 Qualcomm Incorporated Camera control interface extension bus
US9519603B2 (en) * 2013-09-09 2016-12-13 Qualcomm Incorporated Method and apparatus to enable multiple masters to operate in a single master bus architecture
US20150100711A1 (en) * 2013-10-07 2015-04-09 Qualcomm Incorporated Low power camera control interface bus and devices
US20150234773A1 (en) * 2014-02-18 2015-08-20 Qualcomm Incorporated Technique to avoid metastability condition and avoid unintentional state changes of legacy i2c devices on a multi-mode bus
US10139875B2 (en) 2014-02-20 2018-11-27 Qualcomm Incorporated Farewell reset and restart method for coexistence of legacy and next generation devices over a shared multi-mode bus
US9852104B2 (en) 2014-02-20 2017-12-26 Qualcomm Incorporated Coexistence of legacy and next generation devices over a shared multi-mode bus
US9710423B2 (en) * 2014-04-02 2017-07-18 Qualcomm Incorporated Methods to send extra information in-band on inter-integrated circuit (I2C) bus
US9734121B2 (en) 2014-04-28 2017-08-15 Qualcomm Incorporated Sensors global bus
US10417172B2 (en) 2014-04-28 2019-09-17 Qualcomm Incorporated Sensors global bus
US9571155B2 (en) * 2014-08-25 2017-02-14 Samsung Display Co., Ltd. Method of startup sequence for a panel interface
KR20170126904A (ko) * 2015-03-11 2017-11-20 퀄컴 인코포레이티드 공유 멀티 모드 버스 상에서 레거시 및 차세대 디바이스들의 공존을 위한 페어웰 리셋 및 재시작 방법
US9996483B2 (en) * 2015-04-10 2018-06-12 Qualcomm Incorporated N-base numbers to physical wire states symbols translation method
US20160335213A1 (en) * 2015-05-13 2016-11-17 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Motherboard with multiple interfaces
US9727506B2 (en) 2015-10-01 2017-08-08 Sony Corporation Communication system, communication system control method, and program
JP2018534847A (ja) * 2015-10-05 2018-11-22 クゥアルコム・インコーポレイテッドQualcomm Incorporated マルチレーンn階乗符号化通信システムおよび他のマルチワイヤ通信システム
KR102134801B1 (ko) * 2016-02-26 2020-07-16 마이크로 모우션, 인코포레이티드 2개 또는 그 초과의 슬레이브들과의 통신
US10331592B2 (en) * 2016-05-28 2019-06-25 Silicon Laboratories Inc. Communication apparatus with direct control and associated methods
US20170371830A1 (en) * 2016-06-28 2017-12-28 Qualcomm Incorporated Accelerated i3c master stop
US20180062887A1 (en) * 2016-08-24 2018-03-01 Qualcomm Incorporated Using full ternary transcoding in i3c high data rate mode
US10713199B2 (en) * 2017-06-27 2020-07-14 Qualcomm Incorporated High bandwidth soundwire master with multiple primary data lanes
US11159153B2 (en) 2018-03-29 2021-10-26 Nvidia Corp. Data bus inversion (DBI) on pulse amplitude modulation (PAM) and reducing coupling and power noise on PAM-4 I/O
US11966348B2 (en) 2019-01-28 2024-04-23 Nvidia Corp. Reducing coupling and power noise on PAM-4 I/O interface
US10657094B2 (en) 2018-03-29 2020-05-19 Nvidia Corp. Relaxed 433 encoding to reduce coupling and power noise on PAM-4 data buses
US10599606B2 (en) 2018-03-29 2020-03-24 Nvidia Corp. 424 encoding schemes to reduce coupling and power noise on PAM-4 data buses
US10768228B2 (en) * 2018-04-05 2020-09-08 Nxp B.V. Communication circuitry integrity assessment
US10623200B2 (en) 2018-07-20 2020-04-14 Nvidia Corp. Bus-invert coding with restricted hamming distance for multi-byte interfaces
TWI741417B (zh) * 2019-11-28 2021-10-01 旺玖科技股份有限公司 積體電路匯流排即時偵測連接狀態的裝置及方法
WO2021117646A1 (ja) * 2019-12-12 2021-06-17 ソニーセミコンダクタソリューションズ株式会社 通信装置および通信システム
WO2022050599A1 (ko) * 2020-09-07 2022-03-10 삼성전자 주식회사 카메라의 신호 라인을 감소시킨 전자 장치
US12347508B2 (en) 2021-02-12 2025-07-01 Nvidia Corp. Error detection pin encoding scheme to avoid maximum transitions and further improve signal integrity on high speed graphic memory interfaces
US11366776B1 (en) * 2021-04-13 2022-06-21 Renesas Electronics America Inc. Network device configuration based on slave device type
US12132590B2 (en) 2022-03-18 2024-10-29 Nvidia, Corp. Hardware-efficient PAM-3 encoder and decoder
US12135607B2 (en) 2022-03-18 2024-11-05 Nvidia Corp. Hardware-efficient PAM-3 encoder and decoder
CN119356548B (zh) * 2024-12-23 2025-07-25 北京博电新力电气股份有限公司 一种用于触摸屏抗电磁干扰的硬件电路及控制方法

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3750021A (en) 1971-06-14 1973-07-31 Gte Automatic Electric Lab Inc Data transmission employing correlative nonbinary coding where the number of bits per digit is not an integer
TW327212B (en) * 1994-06-27 1998-02-21 Microchip Tech Inc Memory device with switching of data stream modes
DE19637302A1 (de) 1996-09-13 1998-04-02 Dtm Data Telemark Gmbh Verfahren und Vorrichtung zur Vergrößerung der Reichweite des Übertragungsweges zwischen Funktionseinheiten des ISDN-Teilnehmeranschlusses mit einer minimierten Bandbreite
GB9903900D0 (en) * 1999-02-19 1999-04-14 Digital Gramaphone And Wireles Data encoding/decoding device and apparatus using the same
US6574233B1 (en) 1999-04-09 2003-06-03 Avaya Technology Corp. Arrangement for redefining an interface while maintaining backwards compatibility
FR2795256A1 (fr) 1999-06-15 2000-12-22 Koninkl Philips Electronics Nv Systeme de transmission, recepteur, emetteur et dispositif d'interface pour interfacer un systeme parallele avec un emetteur recepteur de type data-strobe
DE10008081B4 (de) 2000-02-22 2004-02-05 Siemens Ag Serielles Bussystem
US7835520B2 (en) 2003-02-20 2010-11-16 Zoran Corporation Unique identifier per chip for digital audio/video data encryption/decryption in personal video recorders
US8301810B2 (en) * 2004-12-21 2012-10-30 Infortrend Technology, Inc. SAS storage virtualization controller, subsystem and system using the same, and method therefor
US7953162B2 (en) * 2006-11-17 2011-05-31 Intersil Americas Inc. Use of differential pair as single-ended data paths to transport low speed data
DE102007004044B4 (de) * 2007-01-22 2009-09-10 Phoenix Contact Gmbh & Co. Kg Verfahren und Anlage zur optimierten Übertragung von Daten zwischen einer Steuereinrichtung und mehreren Feldgeräten
JP4407724B2 (ja) 2007-06-18 2010-02-03 ソニー株式会社 記録再生装置、記録再生方法、再生装置、再生方法
DE502007002941D1 (de) * 2007-08-23 2010-04-08 Siemens Ag Verfahren zur Datenübertragung
JP2009163531A (ja) * 2008-01-08 2009-07-23 Fujitsu Microelectronics Ltd 割り込み管理機構およびマイクロコンピュータ
DE102008062865B4 (de) * 2008-05-30 2016-09-22 Continental Teves Ag & Co. Ohg Serial-Peripheral-Interface-Schnittstelle mit verminderter Verbindungsleitungsanzahl
US8725208B2 (en) 2008-11-05 2014-05-13 Pixart Imaging Inc. Serial transmission interface between an image sensor and a baseband circuit
CN101938433A (zh) * 2009-07-03 2011-01-05 南京壹进制信息技术有限公司 高效有线通讯方法
JP2011041059A (ja) * 2009-08-12 2011-02-24 Sony Corp 符号化装置、情報処理装置、符号化方法、及びデータ伝送方法
WO2012049815A1 (ja) * 2010-10-12 2012-04-19 パナソニック株式会社 送信回路、受信回路、送信方法、受信方法、通信システム及びその通信方法
TWI581105B (zh) * 2010-10-29 2017-05-01 威盛電子股份有限公司 積體電路及其控制方法
JP5655562B2 (ja) * 2010-12-28 2015-01-21 ソニー株式会社 電子機器、電子機器の制御方法、送信装置および受信装置
US8898358B2 (en) 2012-07-04 2014-11-25 International Business Machines Corporation Multi-protocol communication on an I2C bus
US9639499B2 (en) * 2013-06-12 2017-05-02 Qualcomm Incorporated Camera control interface extension bus

Also Published As

Publication number Publication date
EP3008610A1 (en) 2016-04-20
JP2016528588A (ja) 2016-09-15
US9811499B2 (en) 2017-11-07
KR20160018781A (ko) 2016-02-17
US20140372642A1 (en) 2014-12-18
JP6257757B2 (ja) 2018-01-10
EP3008609A1 (en) 2016-04-20
TWI607318B (zh) 2017-12-01
KR20160019103A (ko) 2016-02-18
CA2911404A1 (en) 2014-12-18
US9639499B2 (en) 2017-05-02
CN105283862B (zh) 2018-08-14
US9552325B2 (en) 2017-01-24
EP3008610B1 (en) 2017-08-30
JP2016528589A (ja) 2016-09-15
EP3008609B1 (en) 2017-08-30
US20140372644A1 (en) 2014-12-18
CN105283862A (zh) 2016-01-27
CN105283863A (zh) 2016-01-27
WO2014201293A1 (en) 2014-12-18
US20170220518A1 (en) 2017-08-03
CA2911401A1 (en) 2014-12-18
US9582457B2 (en) 2017-02-28
TW201506634A (zh) 2015-02-16
WO2014201289A1 (en) 2014-12-18
US20140372643A1 (en) 2014-12-18

Similar Documents

Publication Publication Date Title
KR101790900B1 (ko) 카메라 제어 인터페이스 확장 버스
US10241955B2 (en) Dynamically adjustable multi-line bus shared by multi-protocol devices
US10007628B2 (en) Dynamically adjustable multi-line bus shared by multi-protocol devices
KR20160147842A (ko) 센서 글로벌 버스
JP2017500631A (ja) 複数のスレーブデバイス識別子を有するカメラ制御スレーブデバイス
KR20160066029A (ko) 저전력 카메라 제어 인터페이스 버스 및 디바이스들
CN107408097A (zh) 用于旧式和下一代设备在共享多模总线上共存的告别重置和重启方法
JP2018513635A (ja) Nベース数から物理線状態シンボルへの転換方法
JP2017514394A (ja) マルチシンボルワードのための同期方法
WO2019070361A1 (en) MULTI-LINE BUS WITH DYNAMIC ADJUSTMENT SHARED BY MULTIPROTOCOL DEVICES

Legal Events

Date Code Title Description
PA0105 International application

Patent event date: 20160108

Patent event code: PA01051R01D

Comment text: International Patent Application

PG1501 Laying open of application
PA0201 Request for examination

Patent event code: PA02012R01D

Patent event date: 20170414

Comment text: Request for Examination of Application

PA0302 Request for accelerated examination

Patent event date: 20170414

Patent event code: PA03022R01D

Comment text: Request for Accelerated Examination

E701 Decision to grant or registration of patent right
PE0701 Decision of registration

Patent event code: PE07011S01D

Comment text: Decision to Grant Registration

Patent event date: 20170724

GRNT Written decision to grant
PR0701 Registration of establishment

Comment text: Registration of Establishment

Patent event date: 20171020

Patent event code: PR07011E01D

PR1002 Payment of registration fee

Payment date: 20171020

End annual number: 3

Start annual number: 1

PG1601 Publication of registration
PR1001 Payment of annual fee

Payment date: 20201005

Start annual number: 4

End annual number: 4

PR1001 Payment of annual fee

Payment date: 20210929

Start annual number: 5

End annual number: 5

PR1001 Payment of annual fee

Payment date: 20220921

Start annual number: 6

End annual number: 6

PR1001 Payment of annual fee

Payment date: 20230921

Start annual number: 7

End annual number: 7

PR1001 Payment of annual fee