JPS6354251B2 - - Google Patents

Info

Publication number
JPS6354251B2
JPS6354251B2 JP57210778A JP21077882A JPS6354251B2 JP S6354251 B2 JPS6354251 B2 JP S6354251B2 JP 57210778 A JP57210778 A JP 57210778A JP 21077882 A JP21077882 A JP 21077882A JP S6354251 B2 JPS6354251 B2 JP S6354251B2
Authority
JP
Japan
Prior art keywords
signal
binary data
serial
output
index
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP57210778A
Other languages
English (en)
Japanese (ja)
Other versions
JPS59101928A (ja
Inventor
Shinji Matsumoto
Shigeto Suzuki
Minoru Nakamura
Masaru Hashirano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP57210778A priority Critical patent/JPS59101928A/ja
Publication of JPS59101928A publication Critical patent/JPS59101928A/ja
Publication of JPS6354251B2 publication Critical patent/JPS6354251B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M9/00Parallel/series conversion or vice versa

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Dc Digital Transmission (AREA)
JP57210778A 1982-12-01 1982-12-01 デ−タ解読装置 Granted JPS59101928A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57210778A JPS59101928A (ja) 1982-12-01 1982-12-01 デ−タ解読装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57210778A JPS59101928A (ja) 1982-12-01 1982-12-01 デ−タ解読装置

Publications (2)

Publication Number Publication Date
JPS59101928A JPS59101928A (ja) 1984-06-12
JPS6354251B2 true JPS6354251B2 (enrdf_load_stackoverflow) 1988-10-27

Family

ID=16594981

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57210778A Granted JPS59101928A (ja) 1982-12-01 1982-12-01 デ−タ解読装置

Country Status (1)

Country Link
JP (1) JPS59101928A (enrdf_load_stackoverflow)

Also Published As

Publication number Publication date
JPS59101928A (ja) 1984-06-12

Similar Documents

Publication Publication Date Title
EP0275585A1 (en) Method of transmitting n-bit information words, information transmission system for carrying out the method, and encoding device and decoding device for use in the information-transmission system
GB2175776A (en) Dual edge clock address mark detector
EP0091215B1 (en) Demodulator for an asynchronous binary signal
JPH0118615B2 (enrdf_load_stackoverflow)
JPH0775343B2 (ja) 同期検出回路及び方法
JP2010109974A (ja) デジタル信号伝送装置及びデジタル信号伝送方法
US4481648A (en) Method and system for producing a synchronous signal from _cyclic-redundancy-coded digital data blocks
JPS5923647A (ja) 直列デ−タ信号の変換方法および変換回路
JPS6354251B2 (enrdf_load_stackoverflow)
JPS6354252B2 (enrdf_load_stackoverflow)
KR900000703B1 (ko) 패리티(parity) 검출회로
EP0282924B1 (en) Bipolar with eight-zeros substitution and bipolar with six-zeros substitution coding circuit
JPS5917571B2 (ja) パルス検出回路
JPH0338786B2 (enrdf_load_stackoverflow)
JPH0339424B2 (enrdf_load_stackoverflow)
JP2632901B2 (ja) 通信インタフェース方式
SU826562A1 (ru) Многоканальный преобразователь кода во временной. интервал
JP2848331B2 (ja) ハザードフリー有限状態機械合成方式
JPS58182352A (ja) デジタルデ−タ受信回路
KR950004542Y1 (ko) 서브코드 인터페이스 회로
JPS61101142A (ja) デ−タ保護回路
KR100314675B1 (ko) 디지털 텔레비전의 양위상 디코더
JP3088144B2 (ja) Fifoリセット回路
JPS5942505B2 (ja) デ−タ信号検出回路
SU1169173A1 (ru) Устройство дл преобразовани последовательного кода в параллельный