JPS6239792B2 - - Google Patents
Info
- Publication number
- JPS6239792B2 JPS6239792B2 JP56050372A JP5037281A JPS6239792B2 JP S6239792 B2 JPS6239792 B2 JP S6239792B2 JP 56050372 A JP56050372 A JP 56050372A JP 5037281 A JP5037281 A JP 5037281A JP S6239792 B2 JPS6239792 B2 JP S6239792B2
- Authority
- JP
- Japan
- Prior art keywords
- processors
- control circuit
- data
- signals
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000015654 memory Effects 0.000 claims description 12
- 239000000872 buffer Substances 0.000 claims description 7
- 239000013256 coordination polymer Substances 0.000 description 7
- 238000010586 diagram Methods 0.000 description 4
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/36—Preventing errors by testing or debugging software
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Debugging And Monitoring (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56050372A JPS57164362A (en) | 1981-04-02 | 1981-04-02 | Debugging device in multi-processor system |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56050372A JPS57164362A (en) | 1981-04-02 | 1981-04-02 | Debugging device in multi-processor system |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57164362A JPS57164362A (en) | 1982-10-08 |
JPS6239792B2 true JPS6239792B2 (fr) | 1987-08-25 |
Family
ID=12857050
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56050372A Granted JPS57164362A (en) | 1981-04-02 | 1981-04-02 | Debugging device in multi-processor system |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57164362A (fr) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61282937A (ja) * | 1985-06-07 | 1986-12-13 | Matsushita Electric Ind Co Ltd | 情報処理装置 |
JP2771979B2 (ja) * | 1987-11-30 | 1998-07-02 | 株式会社東芝 | 並列処理方法 |
JP2010117813A (ja) * | 2008-11-12 | 2010-05-27 | Nec Electronics Corp | デバッグシステム、デバッグ方法、デバッグ制御方法及びデバッグ制御プログラム |
US8112677B2 (en) | 2010-02-26 | 2012-02-07 | UltraSoC Technologies Limited | Method of debugging multiple processes |
-
1981
- 1981-04-02 JP JP56050372A patent/JPS57164362A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS57164362A (en) | 1982-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4138732A (en) | Data transfer control system | |
US5210828A (en) | Multiprocessing system with interprocessor communications facility | |
GB1588929A (en) | Priority vectored interrupt using direct memory access | |
US4056847A (en) | Priority vector interrupt system | |
US4905145A (en) | Multiprocessor | |
GB1373828A (en) | Data processing systems | |
EP0055623B1 (fr) | Mode d'accès direct à la mémoire pour un système à mémoire de haute vitesse | |
US4152763A (en) | Control system for central processing unit with plural execution units | |
JPS6239792B2 (fr) | ||
US4814977A (en) | Apparatus and method for direct memory to peripheral and peripheral to memory data transfers | |
IE61307B1 (en) | Method to execute two instruction sequences in an order determined in advance | |
US4740892A (en) | Microcomputer having peripheral functions | |
US6134642A (en) | Direct memory access (DMA) data transfer requiring no processor DMA support | |
JPH0731666B2 (ja) | プロセッサ間通信方式 | |
EP0376003A2 (fr) | Système multiprocesseur avec un dispositif de communication interprocesseurs | |
US3387280A (en) | Automatic packing and unpacking of esi transfers | |
JPH05289987A (ja) | バス権調停回路 | |
JPH056333A (ja) | マルチプロセサシステム | |
JPS61292752A (ja) | 仮想計算機システム | |
JPH02183342A (ja) | 割込み制御装置 | |
JP2667285B2 (ja) | 割込制御装置 | |
JPS61269545A (ja) | 計算機システム | |
JPH0520253A (ja) | データ処理装置 | |
JPH05241986A (ja) | 入出力命令リトライ方式 | |
JPS5849903B2 (ja) | 計算機並列接続システム |