JPS6081664U - integrated circuit package - Google Patents
integrated circuit packageInfo
- Publication number
- JPS6081664U JPS6081664U JP1983174577U JP17457783U JPS6081664U JP S6081664 U JPS6081664 U JP S6081664U JP 1983174577 U JP1983174577 U JP 1983174577U JP 17457783 U JP17457783 U JP 17457783U JP S6081664 U JPS6081664 U JP S6081664U
- Authority
- JP
- Japan
- Prior art keywords
- integrated circuit
- circuit package
- chips
- wiring board
- utility
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
Landscapes
- Wire Bonding (AREA)
Abstract
(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。(57) [Summary] This bulletin contains application data before electronic filing, so abstract data is not recorded.
Description
第1図は従来の集積回路パッケージの一例を示す平面図
、第2図は本考案の一実施例を示す平面、 図である
。
la、lb・・・・・・集積回路素子(チップ)、2・
・・1 ・・・配線基板、3a、3b・・・・i・接
続用電極部(パッド)、4 a94 bt 4 c””
配線導体、5a、5bt5c・・・・・・接続用ボンデ
ィングワイヤ。FIG. 1 is a plan view showing an example of a conventional integrated circuit package, and FIG. 2 is a plan view showing an embodiment of the present invention. la, lb... integrated circuit element (chip), 2.
...1...Wiring board, 3a, 3b...i.Connection electrode part (pad), 4 a94 bt 4 c""
Wiring conductor, 5a, 5bt5c... bonding wire for connection.
Claims (1)
路パッケージにおいて、前記チップ間を金属細線により
直接接続したことを特徴とする集積回路パッケージ。1. An integrated circuit package comprising a plurality of chips mounted on a wiring board, wherein the chips are directly connected by thin metal wires.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1983174577U JPS6081664U (en) | 1983-11-11 | 1983-11-11 | integrated circuit package |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1983174577U JPS6081664U (en) | 1983-11-11 | 1983-11-11 | integrated circuit package |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6081664U true JPS6081664U (en) | 1985-06-06 |
Family
ID=30380025
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1983174577U Pending JPS6081664U (en) | 1983-11-11 | 1983-11-11 | integrated circuit package |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6081664U (en) |
-
1983
- 1983-11-11 JP JP1983174577U patent/JPS6081664U/en active Pending
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS6081664U (en) | integrated circuit package | |
JPS59145047U (en) | semiconductor equipment | |
JPS58111958U (en) | Lead frame for semiconductor devices | |
JPS6013737U (en) | Semiconductor integrated circuit device | |
JPS6059541U (en) | Lead frame for integrated circuits | |
JPS60181051U (en) | Structure of lead frame | |
JPS6094836U (en) | semiconductor equipment | |
JPS6113931U (en) | semiconductor equipment | |
JPS5842940U (en) | Hybrid integrated circuit device | |
JPS614435U (en) | integrated circuit device | |
JPS58184840U (en) | semiconductor equipment | |
JPS58195445U (en) | Semiconductor integrated circuit package | |
JPS5965553U (en) | integrated circuit device | |
JPS60149166U (en) | Hybrid integrated circuit device | |
JPS5881940U (en) | Mounting structure of semiconductor elements | |
JPS6048251U (en) | semiconductor equipment | |
JPS5989542U (en) | Monolithic integrated circuit enclosure | |
JPS60137435U (en) | semiconductor equipment | |
JPS58155852U (en) | semiconductor equipment | |
JPS592155U (en) | Resin-encapsulated integrated circuit | |
JPS592146U (en) | Electronic component package | |
JPS6059538U (en) | semiconductor chip carrier case | |
JPS59143051U (en) | integrated circuit device | |
JPS609238U (en) | Highly integrated hybrid IC | |
JPS60194372U (en) | hybrid integrated circuit |