JPS59158656A - 直列デ−タ送信装置 - Google Patents

直列デ−タ送信装置

Info

Publication number
JPS59158656A
JPS59158656A JP58033547A JP3354783A JPS59158656A JP S59158656 A JPS59158656 A JP S59158656A JP 58033547 A JP58033547 A JP 58033547A JP 3354783 A JP3354783 A JP 3354783A JP S59158656 A JPS59158656 A JP S59158656A
Authority
JP
Japan
Prior art keywords
signal
data
clear
latch
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP58033547A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0412663B2 (enrdf_load_stackoverflow
Inventor
Masataka Mihara
三原 正隆
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP58033547A priority Critical patent/JPS59158656A/ja
Publication of JPS59158656A publication Critical patent/JPS59158656A/ja
Publication of JPH0412663B2 publication Critical patent/JPH0412663B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L13/00Details of the apparatus or circuits covered by groups H04L15/00 or H04L17/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Small-Scale Networks (AREA)
  • Communication Control (AREA)
  • Selective Calling Equipment (AREA)
JP58033547A 1983-03-01 1983-03-01 直列デ−タ送信装置 Granted JPS59158656A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP58033547A JPS59158656A (ja) 1983-03-01 1983-03-01 直列デ−タ送信装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58033547A JPS59158656A (ja) 1983-03-01 1983-03-01 直列デ−タ送信装置

Publications (2)

Publication Number Publication Date
JPS59158656A true JPS59158656A (ja) 1984-09-08
JPH0412663B2 JPH0412663B2 (enrdf_load_stackoverflow) 1992-03-05

Family

ID=12389586

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58033547A Granted JPS59158656A (ja) 1983-03-01 1983-03-01 直列デ−タ送信装置

Country Status (1)

Country Link
JP (1) JPS59158656A (enrdf_load_stackoverflow)

Also Published As

Publication number Publication date
JPH0412663B2 (enrdf_load_stackoverflow) 1992-03-05

Similar Documents

Publication Publication Date Title
EP0135879A2 (en) Interface circuit and method for connecting a memory controller with a synchronous or an asynchronous bus system
US20010042219A1 (en) Technique for pipelining synchronization to maintain throughput across two asynchronous clock domain boundaries
JPS63288538A (ja) 通信装置
US20050125590A1 (en) PCI express switch
JPS59140536A (ja) 複数個の端末装置に接続された非同期バスと同期バスとの間の2方向デ−タ転送を制御し、各端末装置はそれ自身の同期信号を前記同期バスに送る並列インタフエ−ス
JPS58176767A (ja) 端末制御装置
JPS59158656A (ja) 直列デ−タ送信装置
JPS6135580B2 (enrdf_load_stackoverflow)
JPH0412662B2 (enrdf_load_stackoverflow)
JP2616490B2 (ja) 共有データ蓄積方式
JPH08214031A (ja) 通信システムおよび通信用中継器
JPH10340596A (ja) データ記憶装置および半導体記憶装置
JPH02223241A (ja) データバッファ回路
JPS59117653A (ja) 外部記憶制御装置
JPH05292555A (ja) スイッチの制御方法およびスイッチシステム
JP2000132498A (ja) Dma転送制御装置
JPS6310449B2 (enrdf_load_stackoverflow)
JPS61153730A (ja) デ−タバツフア装置
JPH01154389A (ja) メモリ装置
JPH0520165A (ja) システムバス制御装置
JPS5923652A (ja) デ−タ転送処理方式
JPS6015976B2 (ja) 情報を選択的に交換する装置
JPH0666805B2 (ja) ル−プ状通信システムにおける通信制御方法
JPH05334223A (ja) チャネル装置およびそのフレーム送受信方法
JPH0696011A (ja) バス制御方式