JPS58161426A - デイジタルpll回路のル−プフイルタ - Google Patents
デイジタルpll回路のル−プフイルタInfo
- Publication number
- JPS58161426A JPS58161426A JP57042268A JP4226882A JPS58161426A JP S58161426 A JPS58161426 A JP S58161426A JP 57042268 A JP57042268 A JP 57042268A JP 4226882 A JP4226882 A JP 4226882A JP S58161426 A JPS58161426 A JP S58161426A
- Authority
- JP
- Japan
- Prior art keywords
- signal
- loop filter
- phase
- outputs
- digital pll
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Dram (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57042268A JPS58161426A (ja) | 1982-03-17 | 1982-03-17 | デイジタルpll回路のル−プフイルタ |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57042268A JPS58161426A (ja) | 1982-03-17 | 1982-03-17 | デイジタルpll回路のル−プフイルタ |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS58161426A true JPS58161426A (ja) | 1983-09-26 |
| JPH0429256B2 JPH0429256B2 (enExample) | 1992-05-18 |
Family
ID=12631286
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP57042268A Granted JPS58161426A (ja) | 1982-03-17 | 1982-03-17 | デイジタルpll回路のル−プフイルタ |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS58161426A (enExample) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60244124A (ja) * | 1984-03-19 | 1985-12-04 | ウエスタン、デジタル、コ−ポレ−シヨン | デジタル・フエ−ズロツクル−プ装置 |
| US6157690A (en) * | 1997-03-26 | 2000-12-05 | Nec Corporation | Digital PLL circuit |
| DE10129783C1 (de) * | 2001-06-20 | 2003-01-02 | Infineon Technologies Ag | Verzögerungsregelkreis |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS49119503A (enExample) * | 1973-03-15 | 1974-11-15 | ||
| JPS56748A (en) * | 1979-06-15 | 1981-01-07 | Fujitsu Ltd | Phase control circuit |
-
1982
- 1982-03-17 JP JP57042268A patent/JPS58161426A/ja active Granted
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS49119503A (enExample) * | 1973-03-15 | 1974-11-15 | ||
| JPS56748A (en) * | 1979-06-15 | 1981-01-07 | Fujitsu Ltd | Phase control circuit |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60244124A (ja) * | 1984-03-19 | 1985-12-04 | ウエスタン、デジタル、コ−ポレ−シヨン | デジタル・フエ−ズロツクル−プ装置 |
| US6157690A (en) * | 1997-03-26 | 2000-12-05 | Nec Corporation | Digital PLL circuit |
| DE10129783C1 (de) * | 2001-06-20 | 2003-01-02 | Infineon Technologies Ag | Verzögerungsregelkreis |
| US6586978B2 (en) | 2001-06-20 | 2003-07-01 | Infineon Technologies Ag | Delay locked loop |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0429256B2 (enExample) | 1992-05-18 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5511100A (en) | Method and apparatus for performing frequency detection | |
| EP0304791B1 (en) | Phase-locked loop having elongated time for charge and discharge | |
| US5276408A (en) | PLL frequency synthesizer capable of changing an output frequency at a high speed | |
| KR910003027B1 (ko) | 디지탈 위상동기 루우프 | |
| EP0637138A1 (en) | A lock detect circuit | |
| US10819355B1 (en) | Phase to digital converter | |
| JPS58161426A (ja) | デイジタルpll回路のル−プフイルタ | |
| US4573175A (en) | Variable digital frequency generator with value storage | |
| JPS5935218B2 (ja) | Pll回路 | |
| US6859027B2 (en) | Device and method for measuring jitter in phase locked loops | |
| KR850700194A (ko) | 다중 주파수 디지탈 위상 고정 루프 | |
| US5793825A (en) | Method and apparatus for extending an operating frequency range of an instantaneous phase-frequency detector | |
| JP2531269B2 (ja) | 同期検出方式 | |
| JP3783323B2 (ja) | ディジタルpll回路 | |
| JP3122563B2 (ja) | 位相同期回路 | |
| KR100246326B1 (ko) | 주파수고정신호 검출기 | |
| CN109639266B (zh) | 一种多路信号快慢判决电路 | |
| SU606220A2 (ru) | Устройство дл синхронизации шумоподобных сигналов | |
| JPH06104739A (ja) | 状態マシン位相固定ループ | |
| JPH0653821A (ja) | ディジタルpll回路 | |
| KR930004859B1 (ko) | 위상 고정 루프 회로의 위상 검출장치 | |
| SU801286A1 (ru) | Устройство слежени за задерж-КОй | |
| JPH07326963A (ja) | デジタルpll回路 | |
| JP2833844B2 (ja) | 位相保持回路 | |
| KR920000166B1 (ko) | 디지탈 자기조절 클럭 재생회로 및 방식 |