JPS5810846A - 半導体装置 - Google Patents

半導体装置

Info

Publication number
JPS5810846A
JPS5810846A JP56107727A JP10772781A JPS5810846A JP S5810846 A JPS5810846 A JP S5810846A JP 56107727 A JP56107727 A JP 56107727A JP 10772781 A JP10772781 A JP 10772781A JP S5810846 A JPS5810846 A JP S5810846A
Authority
JP
Japan
Prior art keywords
lead
semiconductor element
semiconductor device
wiring
internal electrodes
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56107727A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6248900B2 (enrdf_load_stackoverflow
Inventor
Kazuo Okano
岡野 一雄
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp, Nippon Electric Co Ltd filed Critical NEC Corp
Priority to JP56107727A priority Critical patent/JPS5810846A/ja
Publication of JPS5810846A publication Critical patent/JPS5810846A/ja
Publication of JPS6248900B2 publication Critical patent/JPS6248900B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA

Landscapes

  • Lead Frames For Integrated Circuits (AREA)
JP56107727A 1981-07-10 1981-07-10 半導体装置 Granted JPS5810846A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56107727A JPS5810846A (ja) 1981-07-10 1981-07-10 半導体装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56107727A JPS5810846A (ja) 1981-07-10 1981-07-10 半導体装置

Publications (2)

Publication Number Publication Date
JPS5810846A true JPS5810846A (ja) 1983-01-21
JPS6248900B2 JPS6248900B2 (enrdf_load_stackoverflow) 1987-10-16

Family

ID=14466411

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56107727A Granted JPS5810846A (ja) 1981-07-10 1981-07-10 半導体装置

Country Status (1)

Country Link
JP (1) JPS5810846A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6122358U (ja) * 1984-07-12 1986-02-08 株式会社東芝 ピングリツドアレイパツケ−ジ

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6122358U (ja) * 1984-07-12 1986-02-08 株式会社東芝 ピングリツドアレイパツケ−ジ

Also Published As

Publication number Publication date
JPS6248900B2 (enrdf_load_stackoverflow) 1987-10-16

Similar Documents

Publication Publication Date Title
US6121554A (en) Printed wiring board
JPS5810846A (ja) 半導体装置
JPS6011462B2 (ja) 半導体装置
JPH04243156A (ja) プラスチックpgaパッケージ
JPH01205456A (ja) Lsi用多ピンケース
JPS62123744A (ja) 半導体装置
JPH0324271U (enrdf_load_stackoverflow)
JPS5980957A (ja) 半導体装置
JPH0442943Y2 (enrdf_load_stackoverflow)
JPS62249465A (ja) 半導体装置
JPS6231132A (ja) 半導体装置
JPH02114943U (enrdf_load_stackoverflow)
JPH0119395Y2 (enrdf_load_stackoverflow)
JPH03261079A (ja) 混成集積回路
JPS62180945U (enrdf_load_stackoverflow)
JPH0588547B2 (enrdf_load_stackoverflow)
JPH0682781B2 (ja) 半導体装置
JPS59124743A (ja) 半導体装置
JPH04290259A (ja) 半導体装置
JPS59173348U (ja) 半導体装置
JPH02312262A (ja) 半導体装置
JPS62166640U (enrdf_load_stackoverflow)
JPS59166435U (ja) 磁器コンデンサブロツク
JPS63141571U (enrdf_load_stackoverflow)
JPS6116557A (ja) 半導体装置