JPS58107937A - チヤネル制御方式 - Google Patents
チヤネル制御方式Info
- Publication number
- JPS58107937A JPS58107937A JP56207880A JP20788081A JPS58107937A JP S58107937 A JPS58107937 A JP S58107937A JP 56207880 A JP56207880 A JP 56207880A JP 20788081 A JP20788081 A JP 20788081A JP S58107937 A JPS58107937 A JP S58107937A
- Authority
- JP
- Japan
- Prior art keywords
- data
- byte
- bytes
- ilo
- channel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/10—Program control for peripheral devices
- G06F13/12—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
- G06F13/122—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Detection And Correction Of Errors (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56207880A JPS58107937A (ja) | 1981-12-22 | 1981-12-22 | チヤネル制御方式 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56207880A JPS58107937A (ja) | 1981-12-22 | 1981-12-22 | チヤネル制御方式 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58107937A true JPS58107937A (ja) | 1983-06-27 |
JPH0348543B2 JPH0348543B2 (enrdf_load_stackoverflow) | 1991-07-24 |
Family
ID=16547081
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56207880A Granted JPS58107937A (ja) | 1981-12-22 | 1981-12-22 | チヤネル制御方式 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58107937A (enrdf_load_stackoverflow) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6154555A (ja) * | 1984-08-24 | 1986-03-18 | Fujitsu Ltd | チャネル処理装置 |
JPH04102127A (ja) * | 1990-08-22 | 1992-04-03 | Fujitsu Ltd | データバッファのパリティチェック回路 |
-
1981
- 1981-12-22 JP JP56207880A patent/JPS58107937A/ja active Granted
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6154555A (ja) * | 1984-08-24 | 1986-03-18 | Fujitsu Ltd | チャネル処理装置 |
JPH04102127A (ja) * | 1990-08-22 | 1992-04-03 | Fujitsu Ltd | データバッファのパリティチェック回路 |
Also Published As
Publication number | Publication date |
---|---|
JPH0348543B2 (enrdf_load_stackoverflow) | 1991-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6092231A (en) | Circuit and method for rapid checking of error correction codes using cyclic redundancy check | |
US5182752A (en) | Method and apparatus for transferring data between a data bus and a data storage device | |
US5687393A (en) | System for controlling responses to requests over a data bus between a plurality of master controllers and a slave storage controller by inserting control characters | |
US7904617B2 (en) | Indicating data buffer by last bit flag | |
US4371949A (en) | Time-shared, multi-phase memory accessing system having automatically updatable error logging means | |
JPS58107937A (ja) | チヤネル制御方式 | |
US4035766A (en) | Error-checking scheme | |
US7325081B2 (en) | CRC data protection scheme for non-block-oriented data | |
EP1090462B1 (en) | Circuit and method for rapid checking of error correction codes using cyclic redundancy check | |
CN100361090C (zh) | 用于按序列存取多个存储数据单元的方法和装置 | |
JPH0756640B2 (ja) | 記憶装置 | |
JPS5936359B2 (ja) | デ−タバツフア装置 | |
SU1182578A1 (ru) | Устройство дл формировани и хранени адресов команд | |
JPS6240525A (ja) | デ−タ転送バツフア方式 | |
JP3114177B2 (ja) | エラー訂正回路 | |
SU1267427A1 (ru) | Устройство дл сопр жени каналов ввода-вывода с оперативной пам тью | |
SU1182534A1 (ru) | Устройство для сопряжения процессора с внешними абонентами | |
JPS61110247A (ja) | 記憶装置 | |
JPH1063569A (ja) | 主メモリデータ書込み装置 | |
JPS6051952A (ja) | パリティ検査方式 | |
JPH0315217B2 (enrdf_load_stackoverflow) | ||
JPH0250500B2 (enrdf_load_stackoverflow) | ||
JPH01310463A (ja) | 緩衝記憶装置 | |
JPS60167052A (ja) | デ−タ転送方法 | |
JPS6175427A (ja) | 文字バツフア制御方式 |