JPS551157A - Method of fabricating semiconductor device - Google Patents

Method of fabricating semiconductor device

Info

Publication number
JPS551157A
JPS551157A JP11079078A JP11079078A JPS551157A JP S551157 A JPS551157 A JP S551157A JP 11079078 A JP11079078 A JP 11079078A JP 11079078 A JP11079078 A JP 11079078A JP S551157 A JPS551157 A JP S551157A
Authority
JP
Japan
Prior art keywords
film
region
regions
adhere
wiring
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP11079078A
Other languages
Japanese (ja)
Inventor
Hiroshi Kawamoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to JP11079078A priority Critical patent/JPS551157A/en
Publication of JPS551157A publication Critical patent/JPS551157A/en
Pending legal-status Critical Current

Links

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Weting (AREA)

Abstract

PURPOSE: To provide the subject method comprising the steps of: causing a second isolating film having an etching speed different from that of a first isolating film to adhere on the whole surface of said fitst isolating film, forming in said second film a window greater than that provided in the first isolating film, and causing an Al wiring to adhere onto the second isolating film through the window of the first isolating film, thereby to prevent the breaking of the wire in the contact hole.
CONSTITUTION: P+ type buried regions 2 through 4 are diffusion-formed in a N type Si substrate, and the whole surface of the substrate 1 is covered with a siO2 film, and windows, are formed in the element forming region and wiring diffusion region. Then, a wiring layer 11 of a gate oxidized film 9 and polycrystal Si is formed on the substrate 1 exposed between the regions 2 and 3, and a polycrystal Si wiring layer 12 is formed in the film 5 remaining between the regions 2 and 4. Thereafter, by the diffusion, a source region 6 contacting the region 2, a drain region 7 contacting the region 3, and a wiring contact part 8 integrated with the region 4 are respectively provided, and a PSG film 13 is caused to adhere on the whole surface of these regions. Then, in the film 13 there is formed a window greater than that of the film 5 provided beforehand, and step-like wall surfaces are formed in said window, and an Al wiring layer 10 contacting these regions is caused to adhere thereto.
COPYRIGHT: (C)1980,JPO&Japio
JP11079078A 1978-09-11 1978-09-11 Method of fabricating semiconductor device Pending JPS551157A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP11079078A JPS551157A (en) 1978-09-11 1978-09-11 Method of fabricating semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP11079078A JPS551157A (en) 1978-09-11 1978-09-11 Method of fabricating semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
JP48113934A Division JPS5746215B2 (en) 1973-10-12 1973-10-12

Publications (1)

Publication Number Publication Date
JPS551157A true JPS551157A (en) 1980-01-07

Family

ID=14544690

Family Applications (1)

Application Number Title Priority Date Filing Date
JP11079078A Pending JPS551157A (en) 1978-09-11 1978-09-11 Method of fabricating semiconductor device

Country Status (1)

Country Link
JP (1) JPS551157A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5278098A (en) * 1991-03-05 1994-01-11 Sgs-Thomson Microelectronics, Inc. Method for self-aligned polysilicon contact formation
JPH065792U (en) * 1992-06-22 1994-01-25 石垣機工株式会社 Screw press with concentrator

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5278098A (en) * 1991-03-05 1994-01-11 Sgs-Thomson Microelectronics, Inc. Method for self-aligned polysilicon contact formation
JPH065792U (en) * 1992-06-22 1994-01-25 石垣機工株式会社 Screw press with concentrator

Similar Documents

Publication Publication Date Title
JPS5681974A (en) Manufacture of mos type semiconductor device
GB1381602A (en) Integrated circuit structure and method for making integrated circuit structure
JPS54161894A (en) Manufacture of semiconductor device
EP0081226A3 (en) Method of making semiconductor device
JPS551157A (en) Method of fabricating semiconductor device
JPS54139493A (en) Manufacture of semiconductor device containing poly-crystal silicon layer
JPS5522879A (en) Insulation gate type field effect semiconductor device
JPS5585068A (en) Preparation of semiconductor device
JPS57204146A (en) Manufacture of semiconductor device
JPS5583264A (en) Method of fabricating mos semiconductor device
EP0278159A3 (en) Method of manufacturing a semiconductor device comprising an isolation structure
JPS5461490A (en) Multi-layer wiring forming method in semiconductor device
JPS5543847A (en) Forming method of multilayer interconnection
JPS5687346A (en) Manufacture of semiconductor device
JPS5559778A (en) Method of fabricating semiconductor device
JPS5571055A (en) Semiconductor device and its manufacturing method
JPS567482A (en) Manufacturing of semiconductor device
JPS57199237A (en) Manufacture of semiconductor device
JPS568849A (en) Manufacture of semiconductor integrated circuit
JPS54143076A (en) Semiconductor device and its manufacture
JPS57204145A (en) Manufacture of semiconductor device
JPS57210671A (en) Manufacture of semiconductor device
JPS6489539A (en) Manufacture of semiconductor device
JPS5575243A (en) Method of fabricating mis semiconductor device having two-layer polycrystalline silicon wired layer
JPS57128944A (en) Maufacture of semiconductor device