JPH07111253A - シリサイド形成方法および半導体装置の製造方法 - Google Patents
シリサイド形成方法および半導体装置の製造方法Info
- Publication number
- JPH07111253A JPH07111253A JP6039457A JP3945794A JPH07111253A JP H07111253 A JPH07111253 A JP H07111253A JP 6039457 A JP6039457 A JP 6039457A JP 3945794 A JP3945794 A JP 3945794A JP H07111253 A JPH07111253 A JP H07111253A
- Authority
- JP
- Japan
- Prior art keywords
- film
- forming
- silicide
- semiconductor device
- reaction chamber
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H10D64/01312—
-
- H10D64/0112—
-
- H10P50/266—
Landscapes
- Electrodes Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6039457A JPH07111253A (ja) | 1993-08-20 | 1994-03-10 | シリサイド形成方法および半導体装置の製造方法 |
| TW083104717A TW291577B (enExample) | 1993-08-20 | 1994-05-24 | |
| KR1019940020073A KR950006968A (ko) | 1993-08-20 | 1994-08-16 | 실리사이드 형성방법 및 반도체장치의 제조방법 |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP5-206387 | 1993-08-20 | ||
| JP20638793 | 1993-08-20 | ||
| JP6039457A JPH07111253A (ja) | 1993-08-20 | 1994-03-10 | シリサイド形成方法および半導体装置の製造方法 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH07111253A true JPH07111253A (ja) | 1995-04-25 |
Family
ID=26378851
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP6039457A Pending JPH07111253A (ja) | 1993-08-20 | 1994-03-10 | シリサイド形成方法および半導体装置の製造方法 |
Country Status (3)
| Country | Link |
|---|---|
| JP (1) | JPH07111253A (enExample) |
| KR (1) | KR950006968A (enExample) |
| TW (1) | TW291577B (enExample) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH11200050A (ja) * | 1998-01-14 | 1999-07-27 | Mitsubishi Electric Corp | タングステンシリサイド膜の形成方法、半導体装置の製造方法、及び半導体ウェーハ処理装置 |
| US6498095B2 (en) | 1998-03-16 | 2002-12-24 | Nec Corporation | Cvd method for producing an interconnection film by depositing a lower layer to fill a recess performing a cleaning step to remove dissociated reactant gas, and consequently depositing an upper layer that has a smaller impurity concentration than the lower layer |
| KR100659918B1 (ko) * | 1998-12-14 | 2006-12-21 | 프리스케일 세미컨덕터, 인크. | 반응 물질들의 유입을 변경시킴으로써 증착된 층을 가지는 반도체 디바이스를 형성하는 방법 |
| US7189659B2 (en) | 2002-11-15 | 2007-03-13 | Fujitsu Limited | Method for fabricating a semiconductor device |
| JP2008187190A (ja) * | 2008-02-21 | 2008-08-14 | Renesas Technology Corp | タングステンシリサイド膜の形成方法及び半導体装置の製造方法 |
-
1994
- 1994-03-10 JP JP6039457A patent/JPH07111253A/ja active Pending
- 1994-05-24 TW TW083104717A patent/TW291577B/zh active
- 1994-08-16 KR KR1019940020073A patent/KR950006968A/ko not_active Withdrawn
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH11200050A (ja) * | 1998-01-14 | 1999-07-27 | Mitsubishi Electric Corp | タングステンシリサイド膜の形成方法、半導体装置の製造方法、及び半導体ウェーハ処理装置 |
| US6498095B2 (en) | 1998-03-16 | 2002-12-24 | Nec Corporation | Cvd method for producing an interconnection film by depositing a lower layer to fill a recess performing a cleaning step to remove dissociated reactant gas, and consequently depositing an upper layer that has a smaller impurity concentration than the lower layer |
| KR100659918B1 (ko) * | 1998-12-14 | 2006-12-21 | 프리스케일 세미컨덕터, 인크. | 반응 물질들의 유입을 변경시킴으로써 증착된 층을 가지는 반도체 디바이스를 형성하는 방법 |
| US7189659B2 (en) | 2002-11-15 | 2007-03-13 | Fujitsu Limited | Method for fabricating a semiconductor device |
| JP2008187190A (ja) * | 2008-02-21 | 2008-08-14 | Renesas Technology Corp | タングステンシリサイド膜の形成方法及び半導体装置の製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| KR950006968A (ko) | 1995-03-21 |
| TW291577B (enExample) | 1996-11-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6503819B2 (en) | Fabrication process of a semiconductor integrated circuit device | |
| US7375013B2 (en) | Semiconductor integrated circuit device and process for manufacturing the same | |
| JP2000188401A (ja) | 半導体素子のゲ―ト電極形成方法 | |
| JPH05109637A (ja) | 半導体薄膜の形成方法および半導体装置の製造方法 | |
| JPH08139288A (ja) | 半導体装置および半導体装置の製造方法 | |
| US7875939B2 (en) | Semiconductor device including an ohmic layer | |
| US7005367B2 (en) | Method of fabricating a semiconductor device having a silicon oxide layer, a method of fabricating a semiconductor device having dual spacers, a method of forming a silicon oxide layer on a substrate, and a method of forming dual spacers on a conductive material layer | |
| JP3313840B2 (ja) | 半導体装置の製造方法 | |
| KR0184618B1 (ko) | 다층 부유 게이트를 가진 비휘발성 메모리셀을 포함하는 반도체 디바이스 제조 방법 | |
| JP3774088B2 (ja) | Mosデバイスの作製 | |
| US5849629A (en) | Method of forming a low stress polycide conductors on a semiconductor chip | |
| JPH07111253A (ja) | シリサイド形成方法および半導体装置の製造方法 | |
| US6281118B1 (en) | Method of manufacturing semiconductor device | |
| JP3998906B2 (ja) | 半導体装置の製造方法 | |
| JPH08316474A (ja) | 半導体装置の製造方法 | |
| KR100347400B1 (ko) | 반도체 장치의 제조 방법 | |
| KR100401525B1 (ko) | 캐패시터 및 그 제조방법 | |
| JP2940492B2 (ja) | 半導体装置およびその製造方法 | |
| JPH0278270A (ja) | 半導体記憶装置及びその製造方法 | |
| JP2004228324A (ja) | シリサイド膜の形成方法、その形成装置および膜厚制御方法 | |
| JPH08222739A (ja) | 半導体装置の製造方法 | |
| JPH06267857A (ja) | 半導体装置の製造方法 | |
| KR20030050052A (ko) | 캐패시터 및 그 제조방법 | |
| JPH065855A (ja) | 半導体装置の製造方法 | |
| KR20060002061A (ko) | 반도체 소자의 게이트 구조물 및 그 제조 방법 |