JPH0475700B2 - - Google Patents
Info
- Publication number
- JPH0475700B2 JPH0475700B2 JP58240769A JP24076983A JPH0475700B2 JP H0475700 B2 JPH0475700 B2 JP H0475700B2 JP 58240769 A JP58240769 A JP 58240769A JP 24076983 A JP24076983 A JP 24076983A JP H0475700 B2 JPH0475700 B2 JP H0475700B2
- Authority
- JP
- Japan
- Prior art keywords
- line
- data
- handshaking
- slave
- bus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
- 
        - G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/362—Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control
- G06F13/366—Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control using a centralised polling arbiter
 
- 
        - G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4208—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus
- G06F13/4213—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus with asynchronous protocol
 
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Small-Scale Networks (AREA)
- Information Transfer Systems (AREA)
- Communication Control (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US06/451,989 US4831358A (en) | 1982-12-21 | 1982-12-21 | Communications system employing control line minimization | 
| US451989 | 1982-12-21 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPS59119942A JPS59119942A (ja) | 1984-07-11 | 
| JPH0475700B2 true JPH0475700B2 (OSRAM) | 1992-12-01 | 
Family
ID=23794541
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP58240769A Granted JPS59119942A (ja) | 1982-12-21 | 1983-12-20 | 交信装置 | 
Country Status (5)
| Country | Link | 
|---|---|
| US (1) | US4831358A (OSRAM) | 
| EP (1) | EP0114485B1 (OSRAM) | 
| JP (1) | JPS59119942A (OSRAM) | 
| CA (1) | CA1243740A (OSRAM) | 
| DE (1) | DE3376776D1 (OSRAM) | 
Families Citing this family (39)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4817037A (en) * | 1987-02-13 | 1989-03-28 | International Business Machines Corporation | Data processing system with overlap bus cycle operations | 
| US4990907A (en) * | 1987-08-19 | 1991-02-05 | Hitachi, Ltd. | Method and apparatus for data transfer | 
| GB2215873A (en) * | 1988-03-23 | 1989-09-27 | Benchmark Technologies | Inter-processor status communication | 
| JPH0215378A (ja) * | 1988-03-23 | 1990-01-19 | Du Pont Pixel Syst Ltd | グラフィックス処理システムおよびその方法 | 
| EP0432316A1 (en) * | 1989-12-14 | 1991-06-19 | Koninklijke Philips Electronics N.V. | Local communication bus system comprising a set of interconnected devices, a control bus, and a set of signal interconnections, and a device and a switchbox for use in such system | 
| US5086427A (en) * | 1990-04-09 | 1992-02-04 | Unisys Corporation | Clocked logic circuitry preventing double driving on shared data bus | 
| EP0542087A3 (en) * | 1991-11-10 | 1997-12-29 | Hewlett-Packard Company | Method and apparatus for efficient serialized transmission of handshake signal on a digital bus | 
| US5630152A (en) * | 1992-05-18 | 1997-05-13 | Motorola, Inc. | Communication protocol between master and slave device with register information sharing | 
| US5303227A (en) * | 1992-08-03 | 1994-04-12 | Motorola, Inc. | Method and apparatus for enhanced modes in SPI communication | 
| US5325491A (en) * | 1993-04-13 | 1994-06-28 | International Business Machines Corporation | Method and apparatus for extending a computer bus | 
| US5581201A (en) * | 1994-06-30 | 1996-12-03 | Tandem Computers Incorporated | Apparatus for unit control and presence detection | 
| US5734329A (en) * | 1995-07-13 | 1998-03-31 | Dell Usa L.P. | Method and apparatus for superimposing self-clocking multifunctional communications on a static digital signal line | 
| US5928345A (en) * | 1996-09-30 | 1999-07-27 | Rosemont Inc. | Field instrument with data bus communications protocol | 
| US6282593B1 (en) * | 1998-05-08 | 2001-08-28 | Tony Goodfellow | Extension of electronic buses and their bus protocols using signal-propagation timing compensation | 
| US6427196B1 (en) * | 1999-08-31 | 2002-07-30 | Intel Corporation | SRAM controller for parallel processor architecture including address and command queue and arbiter | 
| US6983350B1 (en) | 1999-08-31 | 2006-01-03 | Intel Corporation | SDRAM controller for parallel processor architecture | 
| US6668317B1 (en) * | 1999-08-31 | 2003-12-23 | Intel Corporation | Microengine for parallel processor architecture | 
| US6606704B1 (en) * | 1999-08-31 | 2003-08-12 | Intel Corporation | Parallel multithreaded processor with plural microengines executing multiple threads each microengine having loadable microcode | 
| US6532509B1 (en) | 1999-12-22 | 2003-03-11 | Intel Corporation | Arbitrating command requests in a parallel multi-threaded processing system | 
| US6694380B1 (en) | 1999-12-27 | 2004-02-17 | Intel Corporation | Mapping requests from a processing unit that uses memory-mapped input-output space | 
| US7620702B1 (en) | 1999-12-28 | 2009-11-17 | Intel Corporation | Providing real-time control data for a network processor | 
| US6625654B1 (en) | 1999-12-28 | 2003-09-23 | Intel Corporation | Thread signaling in multi-threaded network processor | 
| US6307789B1 (en) * | 1999-12-28 | 2001-10-23 | Intel Corporation | Scratchpad memory | 
| US6661794B1 (en) | 1999-12-29 | 2003-12-09 | Intel Corporation | Method and apparatus for gigabit packet assignment for multithreaded packet processing | 
| US6952824B1 (en) | 1999-12-30 | 2005-10-04 | Intel Corporation | Multi-threaded sequenced receive for fast network port stream of packets | 
| US7480706B1 (en) | 1999-12-30 | 2009-01-20 | Intel Corporation | Multi-threaded round-robin receive for fast network port | 
| US6584522B1 (en) * | 1999-12-30 | 2003-06-24 | Intel Corporation | Communication between processors | 
| US6976095B1 (en) | 1999-12-30 | 2005-12-13 | Intel Corporation | Port blocking technique for maintaining receive packet ordering for a multiple ethernet port switch | 
| US6631462B1 (en) * | 2000-01-05 | 2003-10-07 | Intel Corporation | Memory shared between processing threads | 
| US20030182486A1 (en) * | 2000-12-11 | 2003-09-25 | Taylor Calvin S. | Demand DMA | 
| US7126952B2 (en) * | 2001-09-28 | 2006-10-24 | Intel Corporation | Multiprotocol decapsulation/encapsulation control structure and packet protocol conversion method | 
| US7471688B2 (en) | 2002-06-18 | 2008-12-30 | Intel Corporation | Scheduling system for transmission of cells to ATM virtual circuits and DSL ports | 
| US7352769B2 (en) | 2002-09-12 | 2008-04-01 | Intel Corporation | Multiple calendar schedule reservation structure and method | 
| US7433307B2 (en) | 2002-11-05 | 2008-10-07 | Intel Corporation | Flow control in a network environment | 
| US7443836B2 (en) | 2003-06-16 | 2008-10-28 | Intel Corporation | Processing a data packet | 
| KR20120077049A (ko) * | 2010-12-30 | 2012-07-10 | 에스케이하이닉스 주식회사 | 다수의 칩을 포함하는 시스템과 패키지, 콘트롤러 | 
| DE102013010277A1 (de) * | 2013-06-19 | 2014-12-24 | Giesecke & Devrient Gmbh | Verfahren zum Initiieren einer Datenübertragung | 
| TWI584095B (zh) * | 2015-05-19 | 2017-05-21 | 耕源科技股份有限公司 | 供電裝置及其供電方法 | 
| TWI775436B (zh) * | 2021-05-17 | 2022-08-21 | 新唐科技股份有限公司 | 匯流排系統 | 
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US3541257A (en) * | 1968-11-27 | 1970-11-17 | Gen Electric | Communication response unit | 
| US3810103A (en) * | 1972-04-03 | 1974-05-07 | Hawlett Packard Co | Data transfer control apparatus | 
| FR2462745B1 (fr) * | 1979-07-30 | 1986-01-03 | Jeumont Schneider | Dispositif de partage temporel de l'acces a une memoire connectee a un bus unique entre un calculateur central et une pluralite de calculateurs peripheriques | 
| US4390969A (en) * | 1980-04-21 | 1983-06-28 | Burroughs Corporation | Asynchronous data transmission system with state variable memory and handshaking protocol circuits | 
| US4373183A (en) * | 1980-08-20 | 1983-02-08 | Ibm Corporation | Bus interface units sharing a common bus using distributed control for allocation of the bus | 
| US4446459A (en) * | 1981-02-18 | 1984-05-01 | The United States Of America As Represented By The Administrator Of The National Aeronautics & Space Administration | Digital interface for bi-directional communication between a computer and a peripheral device | 
| US4462084A (en) * | 1981-02-23 | 1984-07-24 | Gen Rad, Inc. | Bus request buffer circuit for interfacing between field maintenance processor and device specific adaptor | 
| FR2503899A1 (fr) * | 1981-04-08 | 1982-10-15 | Thomson Csf | Procede et dispositif de transmission de donnees numeriques | 
| JPS6028021B2 (ja) * | 1981-04-20 | 1985-07-02 | 株式会社日立製作所 | デ−タ転送制御方式 | 
| JPS57189231A (en) * | 1981-05-18 | 1982-11-20 | Advantest Corp | Data transferring system | 
| US4472712A (en) * | 1982-03-05 | 1984-09-18 | At&T Bell Laboratories | Multipoint data communication system with local arbitration | 
- 
        1982
        - 1982-12-21 US US06/451,989 patent/US4831358A/en not_active Expired - Lifetime
 
- 
        1983
        - 1983-12-16 EP EP83307662A patent/EP0114485B1/en not_active Expired
- 1983-12-16 DE DE8383307662T patent/DE3376776D1/de not_active Expired
- 1983-12-20 CA CA000443796A patent/CA1243740A/en not_active Expired
- 1983-12-20 JP JP58240769A patent/JPS59119942A/ja active Granted
 
Also Published As
| Publication number | Publication date | 
|---|---|
| EP0114485A2 (en) | 1984-08-01 | 
| DE3376776D1 (en) | 1988-06-30 | 
| US4831358A (en) | 1989-05-16 | 
| CA1243740A (en) | 1988-10-25 | 
| EP0114485A3 (en) | 1985-05-22 | 
| JPS59119942A (ja) | 1984-07-11 | 
| EP0114485B1 (en) | 1988-05-25 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| JPH0475700B2 (OSRAM) | ||
| US5023778A (en) | Interprocessor communication method | |
| US20070240011A1 (en) | FIFO memory data pipelining system and method for increasing I²C bus speed | |
| US11188486B2 (en) | Master chip, slave chip, and inter-chip DMA transmission system | |
| EP0534529A1 (en) | Apparatus and method for burst data transfer | |
| US6175887B1 (en) | Deterministic arbitration of a serial bus using arbitration addresses | |
| WO1993024887B1 (en) | High speed ieee 488 bus interface system and method | |
| JPS5933954A (ja) | ポ−リング方式 | |
| EP0183431B1 (en) | System control network for multiple processor modules | |
| JPH0511938A (ja) | 高機能並列ポートインタフエース | |
| KR100340815B1 (ko) | 버스시스템의작동방법및이작동방법을수행하기위한장치 | |
| JPS63263555A (ja) | 多重プロセッサシステム用のプロセッサモジュール自動判定システム | |
| JPH0658655B2 (ja) | シリアルi/o方式 | |
| JPH0226904B2 (OSRAM) | ||
| JP2586638B2 (ja) | 2cpu間の片方向通信制御回路 | |
| JPS61198944A (ja) | ポ−リング方式 | |
| JPH03235152A (ja) | バス制御方式 | |
| JPH01147939A (ja) | ロボット制御方式 | |
| JPS6127792B2 (OSRAM) | ||
| JPS6353666A (ja) | コンピユ−タシステムの周辺制御装置 | |
| JPH09181750A (ja) | データ処理システム | |
| GB1600755A (en) | Communications processor | |
| JPH0540728A (ja) | バス制御方式 | |
| JPS6329862A (ja) | デ−タ通信システム | |
| JPS64737B2 (OSRAM) | 
Legal Events
| Date | Code | Title | Description | 
|---|---|---|---|
| LAPS | Cancellation because of no payment of annual fees |