JPH0472260B2 - - Google Patents
Info
- Publication number
- JPH0472260B2 JPH0472260B2 JP56197180A JP19718081A JPH0472260B2 JP H0472260 B2 JPH0472260 B2 JP H0472260B2 JP 56197180 A JP56197180 A JP 56197180A JP 19718081 A JP19718081 A JP 19718081A JP H0472260 B2 JPH0472260 B2 JP H0472260B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- clock
- bus
- signal
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
- G06F13/4072—Drivers or receivers
- G06F13/4077—Precharging or discharging
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Bus Control (AREA)
- Microcomputers (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56197180A JPS5897731A (ja) | 1981-12-07 | 1981-12-07 | 論理集積回路の入出力制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56197180A JPS5897731A (ja) | 1981-12-07 | 1981-12-07 | 論理集積回路の入出力制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5897731A JPS5897731A (ja) | 1983-06-10 |
| JPH0472260B2 true JPH0472260B2 (OSRAM) | 1992-11-17 |
Family
ID=16370129
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56197180A Granted JPS5897731A (ja) | 1981-12-07 | 1981-12-07 | 論理集積回路の入出力制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5897731A (OSRAM) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6352254A (ja) * | 1986-08-21 | 1988-03-05 | Ascii Corp | メモリ装置 |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5498546A (en) * | 1978-01-23 | 1979-08-03 | Nec Corp | Test system for data processor |
| JPS6010664B2 (ja) * | 1979-01-29 | 1985-03-19 | 富士通株式会社 | ワンチツプ・プロセツサ |
-
1981
- 1981-12-07 JP JP56197180A patent/JPS5897731A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5897731A (ja) | 1983-06-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6128248A (en) | Semiconductor memory device including a clocking circuit for controlling the read circuit operation | |
| US7061823B2 (en) | Limited output address register technique providing selectively variable write latency in DDR2 (double data rate two) integrated circuit memory devices | |
| US4503490A (en) | Distributed timing system | |
| JPS61156358A (ja) | バスコンバータ | |
| US4158883A (en) | Refresh control system | |
| JP2778222B2 (ja) | 半導体集積回路装置 | |
| JPS6217783B2 (OSRAM) | ||
| JPS6244284B2 (OSRAM) | ||
| JP2684806B2 (ja) | 集積回路 | |
| JPH0472260B2 (OSRAM) | ||
| JPS6165352A (ja) | Cmos集積回路 | |
| EP1197869A2 (en) | Integrated circuit with multiprocessor architecture | |
| KR0184633B1 (ko) | 씨피유코어 | |
| JP4114749B2 (ja) | メモリ制御装置および電子装置 | |
| JP3305975B2 (ja) | アドレスカウンタ回路及び半導体メモリ装置 | |
| JPH051504B2 (OSRAM) | ||
| JPH0143392B2 (OSRAM) | ||
| JPH08241296A (ja) | 半導体集積回路 | |
| JP2803428B2 (ja) | 入力バッファ | |
| JP2901620B2 (ja) | ダイナミック回路 | |
| JPH03214275A (ja) | 半導体集積回路 | |
| JP2668215B2 (ja) | マイクロコンピユータ | |
| JPH055133B2 (OSRAM) | ||
| JP2645462B2 (ja) | データ処理システム | |
| JPH02310888A (ja) | スタティックランダムアクセスメモリ |