JPH0367337B2 - - Google Patents

Info

Publication number
JPH0367337B2
JPH0367337B2 JP58077936A JP7793683A JPH0367337B2 JP H0367337 B2 JPH0367337 B2 JP H0367337B2 JP 58077936 A JP58077936 A JP 58077936A JP 7793683 A JP7793683 A JP 7793683A JP H0367337 B2 JPH0367337 B2 JP H0367337B2
Authority
JP
Japan
Prior art keywords
chip
resin
substrate
chip component
protective resin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP58077936A
Other languages
English (en)
Japanese (ja)
Other versions
JPS59202642A (ja
Inventor
Koji Tanaka
Chikashi Ito
Toshio Sonobe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Denso Corp
Original Assignee
NipponDenso Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NipponDenso Co Ltd filed Critical NipponDenso Co Ltd
Priority to JP58077936A priority Critical patent/JPS59202642A/ja
Publication of JPS59202642A publication Critical patent/JPS59202642A/ja
Publication of JPH0367337B2 publication Critical patent/JPH0367337B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W74/01
    • H10W90/724

Landscapes

  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Non-Metallic Protective Coatings For Printed Circuits (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP58077936A 1983-05-02 1983-05-02 混成集積回路装置の製造方法 Granted JPS59202642A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP58077936A JPS59202642A (ja) 1983-05-02 1983-05-02 混成集積回路装置の製造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58077936A JPS59202642A (ja) 1983-05-02 1983-05-02 混成集積回路装置の製造方法

Publications (2)

Publication Number Publication Date
JPS59202642A JPS59202642A (ja) 1984-11-16
JPH0367337B2 true JPH0367337B2 (en:Method) 1991-10-22

Family

ID=13647960

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58077936A Granted JPS59202642A (ja) 1983-05-02 1983-05-02 混成集積回路装置の製造方法

Country Status (1)

Country Link
JP (1) JPS59202642A (en:Method)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4604644A (en) * 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
JPS62116542U (en:Method) * 1986-01-17 1987-07-24
JPH01132129A (ja) * 1987-11-18 1989-05-24 Sanyo Electric Co Ltd 混成集積回路の製造方法
US6376915B1 (en) 1999-02-26 2002-04-23 Rohm Co., Ltd Semiconductor device and semiconductor chip

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2539498A1 (de) * 1975-09-05 1977-03-17 Standard Elektrik Lorenz Ag Elektronische anordnung zum erzeugen von zwei wechselspannungen mit einstellbarer phasenlage
JPS5831539A (ja) * 1981-08-19 1983-02-24 Nec Corp 混成集積回路の製造方法

Also Published As

Publication number Publication date
JPS59202642A (ja) 1984-11-16

Similar Documents

Publication Publication Date Title
US5811317A (en) Process for reflow bonding a semiconductor die to a substrate and the product produced by the product
US5610442A (en) Semiconductor device package fabrication method and apparatus
US5473814A (en) Process for surface mounting flip chip carrier modules
US5639696A (en) Microelectronic integrated circuit mounted on circuit board with solder column grid array interconnection, and method of fabricating the solder column grid array
US7285446B2 (en) Mounting structure of semiconductor chip, semiconductor device and method of making the semiconductor device
JP2001326236A (ja) 半導体装置の製造方法
JPWO2000002243A1 (ja) 半導体装置及びその製造方法、回路基板並びに電子機器
JPH09237806A (ja) 半導体装置とその製造方法及びこの半導体装置を用いた実装構造体とその製造方法
JPWO2000002245A1 (ja) 半導体装置及びその製造方法、回路基板並びに電子機器
US6169022B1 (en) Method of forming projection electrodes
US5844319A (en) Microelectronic assembly with collar surrounding integrated circuit component on a substrate
US5962925A (en) Mounting structure of electronic component having bumps
JP2005101125A (ja) 半導体装置の製造方法及び半導体装置、回路基板並びに電子機器
JPH10112478A (ja) ボールグリッドアレイ半導体装置及びその実装方法
JP2930186B2 (ja) 半導体装置の実装方法および半導体装置の実装体
JPH1187424A (ja) 半導体装置およびその製造方法
JPH0367337B2 (en:Method)
JP3666576B2 (ja) 多層モジュールおよびその製造方法
KR100674501B1 (ko) 플립 칩 본딩 기술을 이용한 반도체 칩 실장 방법
JP2570468B2 (ja) Lsiモジュールの製造方法
JP3260249B2 (ja) 半導体装置の実装方法とその実装体
JP2007243106A (ja) 半導体パッケージ構造
JP2914569B1 (ja) 半導体素子の実装方法とその実装体
JPH04302457A (ja) 混成集積回路基板の製造方法
JPH0691128B2 (ja) 電子機器装置