JPH0365572B2 - - Google Patents
Info
- Publication number
- JPH0365572B2 JPH0365572B2 JP16460385A JP16460385A JPH0365572B2 JP H0365572 B2 JPH0365572 B2 JP H0365572B2 JP 16460385 A JP16460385 A JP 16460385A JP 16460385 A JP16460385 A JP 16460385A JP H0365572 B2 JPH0365572 B2 JP H0365572B2
- Authority
- JP
- Japan
- Prior art keywords
- gate
- mos transistor
- output
- terminal
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 238000010586 diagram Methods 0.000 description 4
- 230000002776 aggregation Effects 0.000 description 1
- 238000004220 aggregation Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP16460385A JPS6225326A (ja) | 1985-07-25 | 1985-07-25 | 半加算器 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP16460385A JPS6225326A (ja) | 1985-07-25 | 1985-07-25 | 半加算器 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6225326A JPS6225326A (ja) | 1987-02-03 |
| JPH0365572B2 true JPH0365572B2 (OSRAM) | 1991-10-14 |
Family
ID=15796315
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP16460385A Granted JPS6225326A (ja) | 1985-07-25 | 1985-07-25 | 半加算器 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS6225326A (OSRAM) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100437841B1 (ko) * | 2002-01-02 | 2004-06-30 | 주식회사 하이닉스반도체 | 반가산기 회로 |
| KR20050081407A (ko) * | 2004-02-13 | 2005-08-19 | 삼성전자주식회사 | 부스 알고리즘을 이용한 곱셈기의 인코더 |
-
1985
- 1985-07-25 JP JP16460385A patent/JPS6225326A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6225326A (ja) | 1987-02-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Ohkubo et al. | A 4.4 ns CMOS 54/spl times/54-b multiplier using pass-transistor multiplexer | |
| Abu-Khater et al. | Circuit techniques for CMOS low-power high-performance multipliers | |
| US4523292A (en) | Complementary FET ripple carry binary adder circuit | |
| US5151875A (en) | MOS array multiplier cell | |
| US4363107A (en) | Binary multiplication cell circuit | |
| KR100449963B1 (ko) | 가산 회로 및 이를 구비한 승산 회로 | |
| US4471454A (en) | Fast, efficient, small adder | |
| US4749886A (en) | Reduced parallel EXCLUSIVE or and EXCLUSIVE NOR gate | |
| JPH0761002B2 (ja) | 集積回路 | |
| JPS595349A (ja) | 加算器 | |
| US4709346A (en) | CMOS subtractor | |
| US4651296A (en) | High speed CMOS FET full-adder circuit | |
| US6066978A (en) | Partial product generating circuit | |
| CA1282176C (en) | Fast c-mos adder | |
| JPH0365572B2 (OSRAM) | ||
| EP0224841B1 (en) | Logic arithmetic circuit | |
| US7290027B2 (en) | Circuit suitable for use in a carry lookahead adder | |
| WO1986007173A1 (en) | Cmos full adder cell e.g. for multiplier array | |
| US7085796B1 (en) | Dynamic adder with reduced logic | |
| US4839849A (en) | Ripple-carry adder | |
| JP2609581B2 (ja) | プロセッサ | |
| JP3269733B2 (ja) | 半導体装置 | |
| JPH04227534A (ja) | アレイ乗算器 | |
| KR890001225B1 (ko) | 고속 익스클루시브 오아게이트를 이용한 시모오스 가산기 | |
| JPS63193229A (ja) | 加算回路 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| EXPY | Cancellation because of completion of term |