JPH0219496B2 - - Google Patents

Info

Publication number
JPH0219496B2
JPH0219496B2 JP57033550A JP3355082A JPH0219496B2 JP H0219496 B2 JPH0219496 B2 JP H0219496B2 JP 57033550 A JP57033550 A JP 57033550A JP 3355082 A JP3355082 A JP 3355082A JP H0219496 B2 JPH0219496 B2 JP H0219496B2
Authority
JP
Japan
Prior art keywords
memory
flip
flop
output
data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP57033550A
Other languages
English (en)
Japanese (ja)
Other versions
JPS58150198A (ja
Inventor
Masaru Wakabayashi
Masahiro Teranishi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
PFU Ltd
Original Assignee
PFU Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by PFU Ltd filed Critical PFU Ltd
Priority to JP57033550A priority Critical patent/JPS58150198A/ja
Publication of JPS58150198A publication Critical patent/JPS58150198A/ja
Publication of JPH0219496B2 publication Critical patent/JPH0219496B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing

Landscapes

  • Techniques For Improving Reliability Of Storages (AREA)
JP57033550A 1982-03-03 1982-03-03 メモリのチエツク方式 Granted JPS58150198A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57033550A JPS58150198A (ja) 1982-03-03 1982-03-03 メモリのチエツク方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57033550A JPS58150198A (ja) 1982-03-03 1982-03-03 メモリのチエツク方式

Publications (2)

Publication Number Publication Date
JPS58150198A JPS58150198A (ja) 1983-09-06
JPH0219496B2 true JPH0219496B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1990-05-02

Family

ID=12389658

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57033550A Granted JPS58150198A (ja) 1982-03-03 1982-03-03 メモリのチエツク方式

Country Status (1)

Country Link
JP (1) JPS58150198A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4674090A (en) * 1985-01-28 1987-06-16 Signetics Corporation Method of using complementary logic gates to test for faults in electronic components
JPS63201858A (ja) * 1987-02-18 1988-08-19 Nec Corp メモリ試験方式

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS51147924A (en) * 1975-06-13 1976-12-18 Fujitsu Ltd Memory unit

Also Published As

Publication number Publication date
JPS58150198A (ja) 1983-09-06

Similar Documents

Publication Publication Date Title
US4541090A (en) Semiconductor memory device
EP0262867B1 (en) Integrated circuit with memory self-test
US3982111A (en) Memory diagnostic arrangement
EP0234937A2 (en) Tag buffer with testing capability
USRE34445E (en) Self-testing dynamic RAM
JPH0863956A (ja) Dram集積回路デバイス及びその動作方法
CN109712665A (zh) 存储器及存储器的功能测试方法
JPH0219496B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JP2000021200A (ja) 半導体記憶装置
US6452861B1 (en) Semiconductor memory device allowing simultaneous inputting of N data signals
EP1629506B1 (en) Test of ram address decoder for resistive open defects
JPS6233626B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS6366798A (ja) 半導体記憶装置
KR900008638B1 (ko) 집적회로
KR20010075269A (ko) 메모리 어레이 테스트 방법과 이를 구현하기 위해 배열된메모리 기반 디바이스
JPH0326480B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US6700402B2 (en) Output control circuit and output control method
JPH05314786A (ja) 半導体記憶装置
JP2811580B2 (ja) Lsiメモリーのテスト方法
JPH05101699A (ja) メモリ装置
JPH02162599A (ja) 半導体メモリのテストモードにおけるビット間データ可変方法
JPS63250755A (ja) メモリのテスト方法
JPH0535392B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH034939B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH0745099A (ja) 半導体集積回路およびその検査方法