JP4384410B2 - 特殊基板における薄膜製造方法およびその適用 - Google Patents
特殊基板における薄膜製造方法およびその適用 Download PDFInfo
- Publication number
- JP4384410B2 JP4384410B2 JP2002570292A JP2002570292A JP4384410B2 JP 4384410 B2 JP4384410 B2 JP 4384410B2 JP 2002570292 A JP2002570292 A JP 2002570292A JP 2002570292 A JP2002570292 A JP 2002570292A JP 4384410 B2 JP4384410 B2 JP 4384410B2
- Authority
- JP
- Japan
- Prior art keywords
- manufacturing
- substrate
- component
- layer
- additional layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 166
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 55
- 239000010409 thin film Substances 0.000 title claims description 41
- 238000000926 separation method Methods 0.000 claims abstract description 41
- 239000000463 material Substances 0.000 claims abstract description 25
- 239000010410 layer Substances 0.000 claims description 117
- 238000000034 method Methods 0.000 claims description 48
- 239000011521 glass Substances 0.000 claims description 24
- 229920003023 plastic Polymers 0.000 claims description 18
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 17
- 239000004033 plastic Substances 0.000 claims description 16
- 238000012545 processing Methods 0.000 claims description 16
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 11
- 239000007789 gas Substances 0.000 claims description 9
- 238000010438 heat treatment Methods 0.000 claims description 9
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 9
- 239000005350 fused silica glass Substances 0.000 claims description 8
- 239000011159 matrix material Substances 0.000 claims description 8
- 229910052710 silicon Inorganic materials 0.000 claims description 8
- 239000010703 silicon Substances 0.000 claims description 8
- 239000001257 hydrogen Substances 0.000 claims description 7
- 229910052739 hydrogen Inorganic materials 0.000 claims description 7
- 238000000151 deposition Methods 0.000 claims description 6
- 239000010408 film Substances 0.000 claims description 6
- 239000011241 protective layer Substances 0.000 claims description 6
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 5
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 5
- 238000005520 cutting process Methods 0.000 claims description 4
- 230000008021 deposition Effects 0.000 claims description 4
- 230000003287 optical effect Effects 0.000 claims description 4
- 230000008569 process Effects 0.000 claims description 4
- 239000000126 substance Substances 0.000 claims description 4
- 230000000295 complement effect Effects 0.000 claims description 3
- 230000008878 coupling Effects 0.000 claims description 3
- 238000010168 coupling process Methods 0.000 claims description 3
- 238000005859 coupling reaction Methods 0.000 claims description 3
- 229910052732 germanium Inorganic materials 0.000 claims description 3
- 239000001307 helium Substances 0.000 claims description 3
- 229910052734 helium Inorganic materials 0.000 claims description 3
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 claims description 3
- 239000000203 mixture Substances 0.000 claims description 3
- 230000010070 molecular adhesion Effects 0.000 claims description 3
- 239000004065 semiconductor Substances 0.000 claims description 3
- 229910000927 Ge alloy Inorganic materials 0.000 claims description 2
- 229910000676 Si alloy Inorganic materials 0.000 claims description 2
- 239000011248 coating agent Substances 0.000 claims description 2
- 238000000576 coating method Methods 0.000 claims description 2
- 230000000694 effects Effects 0.000 claims description 2
- 229910052756 noble gas Inorganic materials 0.000 claims description 2
- 238000001953 recrystallisation Methods 0.000 claims description 2
- 230000002441 reversible effect Effects 0.000 claims description 2
- 238000010276 construction Methods 0.000 claims 1
- 150000002431 hydrogen Chemical class 0.000 claims 1
- 150000002835 noble gases Chemical class 0.000 claims 1
- 238000002360 preparation method Methods 0.000 abstract description 4
- 238000010494 dissociation reaction Methods 0.000 abstract 1
- 230000005593 dissociations Effects 0.000 abstract 1
- 238000012546 transfer Methods 0.000 description 18
- 239000003351 stiffener Substances 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 230000008901 benefit Effects 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000002513 implantation Methods 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 4
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 238000002347 injection Methods 0.000 description 3
- 239000007924 injection Substances 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 150000002500 ions Chemical class 0.000 description 3
- 238000007725 thermal activation Methods 0.000 description 3
- 229910004298 SiO 2 Inorganic materials 0.000 description 2
- 239000000853 adhesive Substances 0.000 description 2
- 230000001070 adhesive effect Effects 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 239000011324 bead Substances 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 230000036961 partial effect Effects 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- -1 hydrogen ions Chemical class 0.000 description 1
- GPRLSGONYQIRFK-UHFFFAOYSA-N hydron Chemical compound [H+] GPRLSGONYQIRFK-UHFFFAOYSA-N 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000035939 shock Effects 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 230000001502 supplementing effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68368—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used in a transfer process involving at least two transfer steps, i.e. including an intermediate handle substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/96—Porous semiconductor
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Thin Film Transistor (AREA)
- Laminated Bodies (AREA)
- Polymers With Sulfur, Phosphorus Or Metals In The Main Chain (AREA)
- Glass Compositions (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR0102890A FR2821697B1 (fr) | 2001-03-02 | 2001-03-02 | Procede de fabrication de couches minces sur un support specifique et une application |
| PCT/FR2002/000754 WO2002071475A1 (fr) | 2001-03-02 | 2002-03-01 | Procede de fabrication de couches minces sur un support specifique et une application |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2004532515A JP2004532515A (ja) | 2004-10-21 |
| JP2004532515A5 JP2004532515A5 (enExample) | 2005-12-22 |
| JP4384410B2 true JP4384410B2 (ja) | 2009-12-16 |
Family
ID=8860683
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2002570292A Expired - Lifetime JP4384410B2 (ja) | 2001-03-02 | 2002-03-01 | 特殊基板における薄膜製造方法およびその適用 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6939782B2 (enExample) |
| EP (1) | EP1364400B9 (enExample) |
| JP (1) | JP4384410B2 (enExample) |
| AT (1) | ATE468606T1 (enExample) |
| DE (1) | DE60236410D1 (enExample) |
| FR (1) | FR2821697B1 (enExample) |
| WO (1) | WO2002071475A1 (enExample) |
Families Citing this family (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2874455B1 (fr) * | 2004-08-19 | 2008-02-08 | Soitec Silicon On Insulator | Traitement thermique avant collage de deux plaquettes |
| FR2839385B1 (fr) * | 2002-05-02 | 2004-07-23 | Soitec Silicon On Insulator | Procede de decollement de couches de materiau |
| US6759277B1 (en) * | 2003-02-27 | 2004-07-06 | Sharp Laboratories Of America, Inc. | Crystalline silicon die array and method for assembling crystalline silicon sheets onto substrates |
| US7183548B1 (en) * | 2004-02-25 | 2007-02-27 | Metadigm Llc | Apparatus for modifying and measuring diamond and other workpiece surfaces with nanoscale precision |
| FR2866983B1 (fr) * | 2004-03-01 | 2006-05-26 | Soitec Silicon On Insulator | Realisation d'une entite en materiau semiconducteur sur substrat |
| EP1571705A3 (fr) * | 2004-03-01 | 2006-01-04 | S.O.I.Tec Silicon on Insulator Technologies | Réalisation d'une entité en matériau semiconducteur sur substrat |
| KR101152141B1 (ko) * | 2005-06-08 | 2012-06-15 | 삼성전자주식회사 | 액정표시패널과 액정표시패널의 제조방법 |
| WO2007019487A2 (en) * | 2005-08-05 | 2007-02-15 | Reveo, Inc. | Method and system for fabricating thin devices |
| FR2935537B1 (fr) | 2008-08-28 | 2010-10-22 | Soitec Silicon On Insulator | Procede d'initiation d'adhesion moleculaire |
| US7927975B2 (en) | 2009-02-04 | 2011-04-19 | Micron Technology, Inc. | Semiconductor material manufacture |
| FR2943177B1 (fr) * | 2009-03-12 | 2011-05-06 | Soitec Silicon On Insulator | Procede de fabrication d'une structure multicouche avec report de couche circuit |
| FR2947380B1 (fr) | 2009-06-26 | 2012-12-14 | Soitec Silicon Insulator Technologies | Procede de collage par adhesion moleculaire. |
| US9847243B2 (en) | 2009-08-27 | 2017-12-19 | Corning Incorporated | Debonding a glass substrate from carrier using ultrasonic wave |
| FR2977069B1 (fr) * | 2011-06-23 | 2014-02-07 | Soitec Silicon On Insulator | Procede de fabrication d'une structure semi-conductrice mettant en oeuvre un collage temporaire |
| JP5480321B2 (ja) | 2012-03-21 | 2014-04-23 | 株式会社東芝 | 磁気メモリ及びその製造方法 |
| WO2014020387A1 (en) | 2012-07-31 | 2014-02-06 | Soitec | Methods of forming semiconductor structures including mems devices and integrated circuits on opposing sides of substrates, and related structures and devices |
| FR2995136B1 (fr) * | 2012-09-04 | 2015-06-26 | Soitec Silicon On Insulator | Pseudo-substrat avec efficacite amelioree d'utilisation d'un materiau monocristallin |
| US9209142B1 (en) * | 2014-09-05 | 2015-12-08 | Skorpios Technologies, Inc. | Semiconductor bonding with compliant resin and utilizing hydrogen implantation for transfer-wafer removal |
| WO2025226300A1 (en) * | 2024-04-23 | 2025-10-30 | Microchip Technology Incorporated | Method including an ion beam implant and stressed film for separating a substrate film region from a bulk substrate region |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5300788A (en) * | 1991-01-18 | 1994-04-05 | Kopin Corporation | Light emitting diode bars and arrays and method of making same |
| US6140980A (en) * | 1992-03-13 | 2000-10-31 | Kopin Corporation | Head-mounted display system |
| FR2715501B1 (fr) * | 1994-01-26 | 1996-04-05 | Commissariat Energie Atomique | Procédé de dépôt de lames semiconductrices sur un support. |
| CN1132223C (zh) * | 1995-10-06 | 2003-12-24 | 佳能株式会社 | 半导体衬底及其制造方法 |
| FR2744285B1 (fr) * | 1996-01-25 | 1998-03-06 | Commissariat Energie Atomique | Procede de transfert d'une couche mince d'un substrat initial sur un substrat final |
| FR2748851B1 (fr) * | 1996-05-15 | 1998-08-07 | Commissariat Energie Atomique | Procede de realisation d'une couche mince de materiau semiconducteur |
| US6127199A (en) * | 1996-11-12 | 2000-10-03 | Seiko Epson Corporation | Manufacturing method of active matrix substrate, active matrix substrate and liquid crystal display device |
| US6534380B1 (en) * | 1997-07-18 | 2003-03-18 | Denso Corporation | Semiconductor substrate and method of manufacturing the same |
| JPH11233449A (ja) * | 1998-02-13 | 1999-08-27 | Denso Corp | 半導体基板の製造方法 |
| JP3809733B2 (ja) * | 1998-02-25 | 2006-08-16 | セイコーエプソン株式会社 | 薄膜トランジスタの剥離方法 |
| JP4085459B2 (ja) * | 1998-03-02 | 2008-05-14 | セイコーエプソン株式会社 | 3次元デバイスの製造方法 |
| US6271101B1 (en) * | 1998-07-29 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Process for production of SOI substrate and process for production of semiconductor device |
| JP2000077287A (ja) * | 1998-08-26 | 2000-03-14 | Nissin Electric Co Ltd | 結晶薄膜基板の製造方法 |
| FR2795866B1 (fr) * | 1999-06-30 | 2001-08-17 | Commissariat Energie Atomique | Procede de realisation d'une membrane mince et structure a membrane ainsi obtenue |
| JP3804349B2 (ja) * | 1999-08-06 | 2006-08-02 | セイコーエプソン株式会社 | 薄膜デバイス装置の製造方法、アクティブマトリクス基板の製造方法、および電気光学装置 |
| WO2001011930A2 (en) * | 1999-08-10 | 2001-02-15 | Silicon Genesis Corporation | A cleaving process to fabricate multilayered substrates using low implantation doses |
-
2001
- 2001-03-02 FR FR0102890A patent/FR2821697B1/fr not_active Expired - Fee Related
-
2002
- 2002-03-01 JP JP2002570292A patent/JP4384410B2/ja not_active Expired - Lifetime
- 2002-03-01 WO PCT/FR2002/000754 patent/WO2002071475A1/fr not_active Ceased
- 2002-03-01 AT AT02708436T patent/ATE468606T1/de not_active IP Right Cessation
- 2002-03-01 DE DE60236410T patent/DE60236410D1/de not_active Expired - Lifetime
- 2002-03-01 US US10/469,633 patent/US6939782B2/en not_active Expired - Lifetime
- 2002-03-01 EP EP02708436A patent/EP1364400B9/fr not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| US6939782B2 (en) | 2005-09-06 |
| ATE468606T1 (de) | 2010-06-15 |
| WO2002071475A1 (fr) | 2002-09-12 |
| FR2821697A1 (fr) | 2002-09-06 |
| EP1364400A1 (fr) | 2003-11-26 |
| EP1364400B9 (fr) | 2012-03-21 |
| DE60236410D1 (de) | 2010-07-01 |
| FR2821697B1 (fr) | 2004-06-25 |
| US20040110320A1 (en) | 2004-06-10 |
| JP2004532515A (ja) | 2004-10-21 |
| EP1364400B1 (fr) | 2010-05-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4384410B2 (ja) | 特殊基板における薄膜製造方法およびその適用 | |
| US7045441B2 (en) | Method for forming a single-crystal silicon layer on a transparent substrate | |
| EP0924769B1 (en) | Method of transferring thin film devices | |
| KR100500520B1 (ko) | 전사 방법 및 액티브 매트릭스 기판 제조 방법 | |
| TWI362547B (en) | Peeling method and method for manufacturing display device using the peeling method | |
| US6858517B2 (en) | Methods of producing a heterogeneous semiconductor structure | |
| US20030077885A1 (en) | Embrittled substrate and method for making same | |
| CN101248515B (zh) | 具有沉积阻挡层的玻璃绝缘体上的半导体 | |
| TW200403858A (en) | Method of transferring a laminate and method of manufacturing a semiconductor device | |
| JP2012160754A (ja) | 材料ブロックを切り取るための方法ならびに薄膜の形成方法 | |
| JP5140635B2 (ja) | 薄膜素子の製造方法 | |
| JP2004532515A5 (enExample) | ||
| KR101033551B1 (ko) | 액정 표시 기판 반송용 지그 및 이를 이용한 액정 표시장치의 제조 방법 | |
| JP2009095962A (ja) | 薄膜半導体装置の製造方法 | |
| JP4186502B2 (ja) | 薄膜デバイスの製造方法、薄膜デバイスおよび表示装置 | |
| JP2008203851A (ja) | ウエハーの接着工程を用いるグレースケールマスクの製造方法 | |
| JP2679676B2 (ja) | Soi基板の製造方法および半導体装置の製造方法 | |
| JP2002270617A (ja) | 半導体装置 | |
| US6853414B2 (en) | Flat liquid crystal, screen operating in reflective mode and method for manufacturing this screen | |
| JP2003298029A (ja) | 剥離転写装置、剥離転写方法、半導体装置及びicカード | |
| JP4748351B2 (ja) | 薄膜素子の製造方法 | |
| JP2006310399A (ja) | 薄膜素子の製造方法、及び電子機器 | |
| JP3278062B2 (ja) | 半導体装置とその製造方法 | |
| CN100481328C (zh) | 柔性单晶膜及其制造方法 | |
| JP2006310398A (ja) | 薄膜素子の製造方法、及び電子機器 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20050119 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20050119 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080902 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20081126 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20081203 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090217 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090901 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20090925 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121002 Year of fee payment: 3 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 4384410 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20131002 Year of fee payment: 4 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| EXPY | Cancellation because of completion of term |