DE60236410D1 - Herstellungsverfahren für dünne schichten auf einem spezifischen substrat und anwendung - Google Patents

Herstellungsverfahren für dünne schichten auf einem spezifischen substrat und anwendung

Info

Publication number
DE60236410D1
DE60236410D1 DE60236410T DE60236410T DE60236410D1 DE 60236410 D1 DE60236410 D1 DE 60236410D1 DE 60236410 T DE60236410 T DE 60236410T DE 60236410 T DE60236410 T DE 60236410T DE 60236410 D1 DE60236410 D1 DE 60236410D1
Authority
DE
Germany
Prior art keywords
layer
manufacturing
application
embrittled
thin layers
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60236410T
Other languages
German (de)
English (en)
Inventor
Bernard Aspar
Jean-Frederic Clerc
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Commissariat a lEnergie Atomique et aux Energies Alternatives CEA
Original Assignee
Commissariat a lEnergie Atomique CEA
Commissariat a lEnergie Atomique et aux Energies Alternatives CEA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commissariat a lEnergie Atomique CEA, Commissariat a lEnergie Atomique et aux Energies Alternatives CEA filed Critical Commissariat a lEnergie Atomique CEA
Application granted granted Critical
Publication of DE60236410D1 publication Critical patent/DE60236410D1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68368Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used in a transfer process involving at least two transfer steps, i.e. including an intermediate handle substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/96Porous semiconductor

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Thin Film Transistor (AREA)
  • Laminated Bodies (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Polymers With Sulfur, Phosphorus Or Metals In The Main Chain (AREA)
  • Glass Compositions (AREA)
DE60236410T 2001-03-02 2002-03-01 Herstellungsverfahren für dünne schichten auf einem spezifischen substrat und anwendung Expired - Lifetime DE60236410D1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR0102890A FR2821697B1 (fr) 2001-03-02 2001-03-02 Procede de fabrication de couches minces sur un support specifique et une application
PCT/FR2002/000754 WO2002071475A1 (fr) 2001-03-02 2002-03-01 Procede de fabrication de couches minces sur un support specifique et une application

Publications (1)

Publication Number Publication Date
DE60236410D1 true DE60236410D1 (de) 2010-07-01

Family

ID=8860683

Family Applications (1)

Application Number Title Priority Date Filing Date
DE60236410T Expired - Lifetime DE60236410D1 (de) 2001-03-02 2002-03-01 Herstellungsverfahren für dünne schichten auf einem spezifischen substrat und anwendung

Country Status (7)

Country Link
US (1) US6939782B2 (enExample)
EP (1) EP1364400B9 (enExample)
JP (1) JP4384410B2 (enExample)
AT (1) ATE468606T1 (enExample)
DE (1) DE60236410D1 (enExample)
FR (1) FR2821697B1 (enExample)
WO (1) WO2002071475A1 (enExample)

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2874455B1 (fr) * 2004-08-19 2008-02-08 Soitec Silicon On Insulator Traitement thermique avant collage de deux plaquettes
FR2839385B1 (fr) * 2002-05-02 2004-07-23 Soitec Silicon On Insulator Procede de decollement de couches de materiau
US6759277B1 (en) * 2003-02-27 2004-07-06 Sharp Laboratories Of America, Inc. Crystalline silicon die array and method for assembling crystalline silicon sheets onto substrates
US7183548B1 (en) * 2004-02-25 2007-02-27 Metadigm Llc Apparatus for modifying and measuring diamond and other workpiece surfaces with nanoscale precision
EP1571705A3 (fr) 2004-03-01 2006-01-04 S.O.I.Tec Silicon on Insulator Technologies Réalisation d'une entité en matériau semiconducteur sur substrat
FR2866983B1 (fr) * 2004-03-01 2006-05-26 Soitec Silicon On Insulator Realisation d'une entite en materiau semiconducteur sur substrat
KR101152141B1 (ko) * 2005-06-08 2012-06-15 삼성전자주식회사 액정표시패널과 액정표시패널의 제조방법
WO2007019493A2 (en) * 2005-08-05 2007-02-15 Reveo, Inc. Process for making single crystalline flakes using deep etching
FR2935537B1 (fr) 2008-08-28 2010-10-22 Soitec Silicon On Insulator Procede d'initiation d'adhesion moleculaire
US7927975B2 (en) 2009-02-04 2011-04-19 Micron Technology, Inc. Semiconductor material manufacture
FR2943177B1 (fr) * 2009-03-12 2011-05-06 Soitec Silicon On Insulator Procede de fabrication d'une structure multicouche avec report de couche circuit
FR2947380B1 (fr) 2009-06-26 2012-12-14 Soitec Silicon Insulator Technologies Procede de collage par adhesion moleculaire.
US9847243B2 (en) 2009-08-27 2017-12-19 Corning Incorporated Debonding a glass substrate from carrier using ultrasonic wave
FR2977069B1 (fr) 2011-06-23 2014-02-07 Soitec Silicon On Insulator Procede de fabrication d'une structure semi-conductrice mettant en oeuvre un collage temporaire
JP5480321B2 (ja) 2012-03-21 2014-04-23 株式会社東芝 磁気メモリ及びその製造方法
US9481566B2 (en) 2012-07-31 2016-11-01 Soitec Methods of forming semiconductor structures including MEMS devices and integrated circuits on opposing sides of substrates, and related structures and devices
FR2995136B1 (fr) * 2012-09-04 2015-06-26 Soitec Silicon On Insulator Pseudo-substrat avec efficacite amelioree d'utilisation d'un materiau monocristallin
US9209142B1 (en) * 2014-09-05 2015-12-08 Skorpios Technologies, Inc. Semiconductor bonding with compliant resin and utilizing hydrogen implantation for transfer-wafer removal
WO2025226300A1 (en) * 2024-04-23 2025-10-30 Microchip Technology Incorporated Method including an ion beam implant and stressed film for separating a substrate film region from a bulk substrate region

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5300788A (en) * 1991-01-18 1994-04-05 Kopin Corporation Light emitting diode bars and arrays and method of making same
US6140980A (en) * 1992-03-13 2000-10-31 Kopin Corporation Head-mounted display system
FR2715501B1 (fr) * 1994-01-26 1996-04-05 Commissariat Energie Atomique Procédé de dépôt de lames semiconductrices sur un support.
JP3352340B2 (ja) * 1995-10-06 2002-12-03 キヤノン株式会社 半導体基体とその製造方法
FR2744285B1 (fr) * 1996-01-25 1998-03-06 Commissariat Energie Atomique Procede de transfert d'une couche mince d'un substrat initial sur un substrat final
FR2748851B1 (fr) * 1996-05-15 1998-08-07 Commissariat Energie Atomique Procede de realisation d'une couche mince de materiau semiconducteur
US6127199A (en) * 1996-11-12 2000-10-03 Seiko Epson Corporation Manufacturing method of active matrix substrate, active matrix substrate and liquid crystal display device
US6534380B1 (en) * 1997-07-18 2003-03-18 Denso Corporation Semiconductor substrate and method of manufacturing the same
JPH11233449A (ja) * 1998-02-13 1999-08-27 Denso Corp 半導体基板の製造方法
JP3809733B2 (ja) * 1998-02-25 2006-08-16 セイコーエプソン株式会社 薄膜トランジスタの剥離方法
JP4085459B2 (ja) * 1998-03-02 2008-05-14 セイコーエプソン株式会社 3次元デバイスの製造方法
US6271101B1 (en) * 1998-07-29 2001-08-07 Semiconductor Energy Laboratory Co., Ltd. Process for production of SOI substrate and process for production of semiconductor device
JP2000077287A (ja) * 1998-08-26 2000-03-14 Nissin Electric Co Ltd 結晶薄膜基板の製造方法
FR2795866B1 (fr) * 1999-06-30 2001-08-17 Commissariat Energie Atomique Procede de realisation d'une membrane mince et structure a membrane ainsi obtenue
JP3804349B2 (ja) * 1999-08-06 2006-08-02 セイコーエプソン株式会社 薄膜デバイス装置の製造方法、アクティブマトリクス基板の製造方法、および電気光学装置
AU6905000A (en) * 1999-08-10 2001-03-05 Silicon Genesis Corporation A cleaving process to fabricate multilayered substrates using low implantation doses

Also Published As

Publication number Publication date
FR2821697B1 (fr) 2004-06-25
EP1364400B1 (fr) 2010-05-19
FR2821697A1 (fr) 2002-09-06
JP4384410B2 (ja) 2009-12-16
WO2002071475A1 (fr) 2002-09-12
ATE468606T1 (de) 2010-06-15
US20040110320A1 (en) 2004-06-10
JP2004532515A (ja) 2004-10-21
EP1364400B9 (fr) 2012-03-21
US6939782B2 (en) 2005-09-06
EP1364400A1 (fr) 2003-11-26

Similar Documents

Publication Publication Date Title
DE60236410D1 (de) Herstellungsverfahren für dünne schichten auf einem spezifischen substrat und anwendung
ATE509272T1 (de) Substrate mit hochliegendem oberflächenbereich für mikroarrays sowie verfahren zur herstellung davon
ATE531077T1 (de) Belastungsfreies zusammengesetztes substrat und verfahren zur herstellung eines solchen zusammengesetzten substrats
DE50010475D1 (de) Akustischer spiegel und verfahren zu dessen herstellung
DE60331423D1 (de) Teilverfahren für substrat aus zerbrechlichem material und das verfahren verwendende teilvorrichtung
ATE476676T1 (de) Hochpräziser spiegel und verfahren zu seiner herstellung
ATE514180T1 (de) Verfahren zur herstellung eines substrats inbesondere für optik,elektronik oder optoelektronik und danach hergestelltes substrat
DE602004031530D1 (de) Master-form zur duplikation einer feinstruktur und herstellungsverfahren dafür
NO20100794L (no) Fremgangsmate ved mikromaskinering av et substrat med sammensmeltede masker
ATE228047T1 (de) Verfahren zum herstellen von klebenden stanzlingen aus einer endlosen bahn und nach dem verfahren hergestellter stanzling
DE69705418D1 (de) Verfharen zum fassen von steinen an durch elektroformung hergestellten schmuck und so erhaltener schmuck
ATE274607T1 (de) Diamantbeschichtetes werkzeug
NO20031078D0 (no) Midlertidige beskyttende lag
ATE364573T1 (de) Mikromechanische uhrwerkbauteile und verfahren zu ihrer herstellung
DE50207307D1 (de) Verfahren und vorrichtung zur herstellung eines tragbaren datenträgers
ATE543209T1 (de) Halbleitende struktur auf einem substrat mit starker rauheit
ATE496765T1 (de) Verfahren zur herstellung von verpackungslaminat
ATE501993T1 (de) Klebende verbundbeschichtung für diamant und diamant enthaltende werkstoffe und verfahren zur herstellung dieser beschichtung
TW200629432A (en) Method of manufacturing a wiring substrate and an electronic instrument
DE60204025D1 (de) Verfahren zur herstellung von diamantbeschichteten verbundwerkstoffen
SE0201019D0 (sv) A mask blank and a method for producing the same
ATE536263T1 (de) Verfahren zur plasmaverstärkten verbindung und durch plasmaverstärkte verbindung erzeugte verbundstrukturen
SE9700773L (sv) Halvledarkomponent och tillverkningsförfarande förhalvledarkomponent
DE50101868D1 (de) Kompositstruktur für elektronische mikrosysteme sowie verfahren zur herstellung der kompositstruktur
DE60005310D1 (de) Verfahren zur herstellung einer kunststoffbahn zum beschichten eines metallischen substrates, solche kunststoffbahn enthaltendes laminat und dadurch hergestelltes produkt oder teil

Legal Events

Date Code Title Description
8364 No opposition during term of opposition