JP2017517143A - 小面積デジタルSoCのための適応スタンダードセルアーキテクチャおよびレイアウト技法 - Google Patents

小面積デジタルSoCのための適応スタンダードセルアーキテクチャおよびレイアウト技法 Download PDF

Info

Publication number
JP2017517143A
JP2017517143A JP2016565277A JP2016565277A JP2017517143A JP 2017517143 A JP2017517143 A JP 2017517143A JP 2016565277 A JP2016565277 A JP 2016565277A JP 2016565277 A JP2016565277 A JP 2016565277A JP 2017517143 A JP2017517143 A JP 2017517143A
Authority
JP
Japan
Prior art keywords
power rail
layer wiring
metal
wiring connection
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2016565277A
Other languages
English (en)
Japanese (ja)
Other versions
JP2017517143A5 (enExample
Inventor
シャー、ジャイ・マドゥカー
メディセッティ、カメシュ
ランガンナ、ビジャヤラクシュミ
ダッタ、アニメシュ
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Publication of JP2017517143A publication Critical patent/JP2017517143A/ja
Publication of JP2017517143A5 publication Critical patent/JP2017517143A5/ja
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D89/00Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
    • H10D89/10Integrated device layouts
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/90Masterslice integrated circuits
    • H10D84/903Masterslice integrated circuits comprising field effect technology
    • H10D84/907CMOS gate arrays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/90Masterslice integrated circuits
    • H10D84/903Masterslice integrated circuits comprising field effect technology
    • H10D84/907CMOS gate arrays
    • H10D84/968Macro-architecture
    • H10D84/974Layout specifications, i.e. inner core regions
    • H10D84/981Power supply lines
    • H10W20/427

Landscapes

  • Design And Manufacture Of Integrated Circuits (AREA)
  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Physics & Mathematics (AREA)
  • Geometry (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
JP2016565277A 2014-05-01 2015-03-16 小面積デジタルSoCのための適応スタンダードセルアーキテクチャおよびレイアウト技法 Pending JP2017517143A (ja)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US14/267,888 US9070552B1 (en) 2014-05-01 2014-05-01 Adaptive standard cell architecture and layout techniques for low area digital SoC
US14/267,888 2014-05-01
PCT/US2015/020730 WO2015167679A1 (en) 2014-05-01 2015-03-16 Adaptive standard cell architecture and layout techniques for low area digital soc

Publications (2)

Publication Number Publication Date
JP2017517143A true JP2017517143A (ja) 2017-06-22
JP2017517143A5 JP2017517143A5 (enExample) 2018-04-05

Family

ID=53268859

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2016565277A Pending JP2017517143A (ja) 2014-05-01 2015-03-16 小面積デジタルSoCのための適応スタンダードセルアーキテクチャおよびレイアウト技法

Country Status (7)

Country Link
US (1) US9070552B1 (enExample)
EP (1) EP3138129A1 (enExample)
JP (1) JP2017517143A (enExample)
KR (1) KR20170002398A (enExample)
CN (1) CN106165097A (enExample)
BR (1) BR112016025414A2 (enExample)
WO (1) WO2015167679A1 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018537852A (ja) * 2015-11-09 2018-12-20 クゥアルコム・インコーポレイテッドQualcomm Incorporated パワーレールインバウンドミドルオブライン(mol)ルーティング

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20160136715A (ko) * 2015-05-20 2016-11-30 삼성전자주식회사 반도체 장치 및 그 제조 방법
KR20170059364A (ko) * 2015-11-19 2017-05-30 삼성전자주식회사 반도체 소자 및 이의 제조 방법
US10541243B2 (en) 2015-11-19 2020-01-21 Samsung Electronics Co., Ltd. Semiconductor device including a gate electrode and a conductive structure
US9634026B1 (en) * 2016-07-13 2017-04-25 Qualcomm Incorporated Standard cell architecture for reduced leakage current and improved decoupling capacitance
US10090244B2 (en) 2016-07-27 2018-10-02 Qualcomm Incorporated Standard cell circuits employing high aspect ratio voltage rails for reduced resistance
US10605859B2 (en) * 2016-09-14 2020-03-31 Qualcomm Incorporated Visible alignment markers/landmarks for CAD-to-silicon backside image alignment
KR102678555B1 (ko) 2016-10-05 2024-06-26 삼성전자주식회사 변형 셀을 포함하는 집적 회로 및 그 설계 방법
US10236886B2 (en) * 2016-12-28 2019-03-19 Qualcomm Incorporated Multiple via structure for high performance standard cells
US10784198B2 (en) * 2017-03-20 2020-09-22 Samsung Electronics Co., Ltd. Power rail for standard cell block
US10811357B2 (en) 2017-04-11 2020-10-20 Samsung Electronics Co., Ltd. Standard cell and an integrated circuit including the same
US9978682B1 (en) * 2017-04-13 2018-05-22 Qualcomm Incorporated Complementary metal oxide semiconductor (CMOS) standard cell circuits employing metal lines in a first metal layer used for routing, and related methods
US10692808B2 (en) 2017-09-18 2020-06-23 Qualcomm Incorporated High performance cell design in a technology with high density metal routing
US10867102B2 (en) * 2018-06-28 2020-12-15 Taiwan Semiconductor Manufacturing Company, Ltd. Inverted pitch IC structure, layout method, and system
US11201148B2 (en) * 2018-10-29 2021-12-14 Tokyo Electron Limited Architecture for monolithic 3D integration of semiconductor devices
US11710733B2 (en) * 2020-03-03 2023-07-25 Qualcomm Incorporated Vertical power grid standard cell architecture
US11290109B1 (en) * 2020-09-23 2022-03-29 Qualcomm Incorporated Multibit multi-height cell to improve pin accessibility
US11929325B2 (en) * 2021-08-18 2024-03-12 Qualcomm Incorporated Mixed pitch track pattern
US20250336824A1 (en) * 2024-04-26 2025-10-30 Samsung Electronics Co., Ltd. Semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02165652A (ja) * 1988-12-20 1990-06-26 Toshiba Corp 半導体集積回路装置
JPH06120224A (ja) * 1992-09-30 1994-04-28 Nec Ic Microcomput Syst Ltd 半導体集積回路
JP2006196872A (ja) * 2004-12-17 2006-07-27 Matsushita Electric Ind Co Ltd 標準セル、標準セルライブラリ、半導体装置、及びその配置方法
JP2007066974A (ja) * 2005-08-29 2007-03-15 Matsushita Electric Ind Co Ltd 半導体集積回路および半導体集積回路のレイアウト方法
WO2013161249A1 (ja) * 2012-04-24 2013-10-31 パナソニック株式会社 半導体装置

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6502231B1 (en) 2001-05-31 2002-12-31 Applied Micro Circuits Corporation Integrated circuit template cell system and method
US7989849B2 (en) 2006-11-15 2011-08-02 Synopsys, Inc. Apparatuses and methods for efficient power rail structures for cell libraries
TWI376615B (en) * 2008-01-30 2012-11-11 Realtek Semiconductor Corp Power mesh managing method utilized in an integrated circuit
KR101394145B1 (ko) * 2008-02-26 2014-05-16 삼성전자주식회사 스탠다드 셀 라이브러리 및 집적 회로
JP5552775B2 (ja) * 2009-08-28 2014-07-16 ソニー株式会社 半導体集積回路
US8421205B2 (en) * 2010-05-06 2013-04-16 Taiwan Semiconductor Manufacturing Company, Ltd. Power layout for integrated circuits
US8742464B2 (en) * 2011-03-03 2014-06-03 Synopsys, Inc. Power routing in standard cells
US8513978B2 (en) 2011-03-30 2013-08-20 Synopsys, Inc. Power routing in standard cell designs
US8756550B2 (en) 2011-09-19 2014-06-17 Texas Instruments Incorporated Method to ensure double patterning technology compliance in standard cells
US8694945B2 (en) 2011-12-20 2014-04-08 Taiwan Semiconductor Manufacturing Co., Ltd. Automatic place and route method for electromigration tolerant power distribution

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02165652A (ja) * 1988-12-20 1990-06-26 Toshiba Corp 半導体集積回路装置
JPH06120224A (ja) * 1992-09-30 1994-04-28 Nec Ic Microcomput Syst Ltd 半導体集積回路
JP2006196872A (ja) * 2004-12-17 2006-07-27 Matsushita Electric Ind Co Ltd 標準セル、標準セルライブラリ、半導体装置、及びその配置方法
JP2007066974A (ja) * 2005-08-29 2007-03-15 Matsushita Electric Ind Co Ltd 半導体集積回路および半導体集積回路のレイアウト方法
WO2013161249A1 (ja) * 2012-04-24 2013-10-31 パナソニック株式会社 半導体装置

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018537852A (ja) * 2015-11-09 2018-12-20 クゥアルコム・インコーポレイテッドQualcomm Incorporated パワーレールインバウンドミドルオブライン(mol)ルーティング

Also Published As

Publication number Publication date
BR112016025414A2 (pt) 2017-08-15
CN106165097A (zh) 2016-11-23
US9070552B1 (en) 2015-06-30
WO2015167679A1 (en) 2015-11-05
EP3138129A1 (en) 2017-03-08
KR20170002398A (ko) 2017-01-06

Similar Documents

Publication Publication Date Title
JP2017517143A (ja) 小面積デジタルSoCのための適応スタンダードセルアーキテクチャおよびレイアウト技法
US10593700B2 (en) Standard cell architecture with M1 layer unidirectional routing
US9502351B1 (en) Multiple split rail standard cell library architecture
JP2017517143A5 (enExample)
JP6352561B1 (ja) 高密度アンテナ保護ダイオードのための回路およびレイアウト
US9520358B2 (en) Via structure for optimizing signal porosity
US9190405B2 (en) Digital circuit design with semi-continuous diffusion standard cell
US11508725B2 (en) Layout construction for addressing electromigration
US10074609B2 (en) Layout construction for addressing electromigration
KR101820813B1 (ko) Soc 장치 및 soc 장치를 동작시키는 방법
CN107210304B (zh) 连续扩散可配置标准单元架构
JP2017510069A (ja) 高性能標準セル
JP2018515938A (ja) 単方向m1のためのマルチハイト連続セルにおける交差結合されたクロック信号分散レイアウト
CN110945655A (zh) 具有内在去耦电容器的单元架构
EP3244449A1 (en) Integrated circuit with spare cells
JP6855464B2 (ja) ソース分離型セル
US20150109025A1 (en) Area saving in latch arrays
US20160133567A1 (en) Io power bus mesh structure design
CN106033481B (zh) 集成电路的绕线方法与相关集成电路

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20170106

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20170105

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20180223

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20180223

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20180727

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20180807

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20190305