JP2017507495A - 高密度インターコネクトおよび再分配層を備える集積デバイス - Google Patents
高密度インターコネクトおよび再分配層を備える集積デバイス Download PDFInfo
- Publication number
- JP2017507495A JP2017507495A JP2016555342A JP2016555342A JP2017507495A JP 2017507495 A JP2017507495 A JP 2017507495A JP 2016555342 A JP2016555342 A JP 2016555342A JP 2016555342 A JP2016555342 A JP 2016555342A JP 2017507495 A JP2017507495 A JP 2017507495A
- Authority
- JP
- Japan
- Prior art keywords
- die
- interconnects
- redistribution
- layer
- integrated device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/25—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/14335—Digital signal processor [DSP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/196,817 US9230936B2 (en) | 2014-03-04 | 2014-03-04 | Integrated device comprising high density interconnects and redistribution layers |
| US14/196,817 | 2014-03-04 | ||
| PCT/US2015/018784 WO2015134638A1 (en) | 2014-03-04 | 2015-03-04 | Integrated device comprising high density interconnects and redistribution layers |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2017507495A true JP2017507495A (ja) | 2017-03-16 |
| JP2017507495A5 JP2017507495A5 (cg-RX-API-DMAC7.html) | 2018-03-29 |
Family
ID=52684720
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2016555342A Pending JP2017507495A (ja) | 2014-03-04 | 2015-03-04 | 高密度インターコネクトおよび再分配層を備える集積デバイス |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US9230936B2 (cg-RX-API-DMAC7.html) |
| EP (1) | EP3114707A1 (cg-RX-API-DMAC7.html) |
| JP (1) | JP2017507495A (cg-RX-API-DMAC7.html) |
| CN (1) | CN106068558A (cg-RX-API-DMAC7.html) |
| WO (1) | WO2015134638A1 (cg-RX-API-DMAC7.html) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2018009145A1 (en) * | 2016-07-08 | 2018-01-11 | Agency For Science, Technology And Research | A semiconductor package and methods of forming the same |
| WO2018063263A1 (en) * | 2016-09-29 | 2018-04-05 | Intel Corporation | Panel level packaging for multi-die products interconnected with very high density (vhd) interconnect layers |
| US10727185B2 (en) | 2016-09-30 | 2020-07-28 | Intel Corporation | Multi-chip package with high density interconnects |
| US9799618B1 (en) * | 2016-10-12 | 2017-10-24 | International Business Machines Corporation | Mixed UBM and mixed pitch on a single die |
| US11152274B2 (en) * | 2017-09-11 | 2021-10-19 | Advanced Semiconductor Engineering, Inc. | Multi-moldings fan-out package and process |
| US10181449B1 (en) * | 2017-09-28 | 2019-01-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure |
| US11217555B2 (en) * | 2017-09-29 | 2022-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Aligning bumps in fan-out packaging process |
| KR102124892B1 (ko) * | 2017-09-29 | 2020-06-22 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | 팬-아웃 패키징 공정에서의 범프 정렬 |
| US10957672B2 (en) * | 2017-11-13 | 2021-03-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of manufacturing the same |
| US10867954B2 (en) * | 2017-11-15 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect chips |
| WO2019199966A1 (en) * | 2018-04-10 | 2019-10-17 | Wispry, Inc. | Methods and devices for solderless integration of multiple semiconductor dies on flexible substrates |
| US10665673B2 (en) | 2018-06-28 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit structure with non-gated well tap cell |
| US11322450B2 (en) | 2018-10-18 | 2022-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Chip package and method of forming the same |
| US11605594B2 (en) * | 2020-03-23 | 2023-03-14 | Qualcomm Incorporated | Package comprising a substrate and a high-density interconnect integrated device coupled to the substrate |
| US11832391B2 (en) * | 2020-09-30 | 2023-11-28 | Qualcomm Incorporated | Terminal connection routing and method the same |
| US11705420B2 (en) * | 2020-10-29 | 2023-07-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-bump connection to interconnect structure and manufacturing method thereof |
| CN112420531B (zh) * | 2020-11-27 | 2021-11-30 | 上海易卜半导体有限公司 | 半导体封装方法、半导体组件以及包含其的电子设备 |
| CN113169075B (zh) * | 2021-02-08 | 2022-06-03 | 广东省科学院半导体研究所 | 一种芯片互连封装结构及方法 |
| US11869833B2 (en) * | 2021-09-15 | 2024-01-09 | Qualcomm Incorporated | Package comprising a substrate with a via interconnect coupled to a trace interconnect and method of fabricating the same |
| KR20240094026A (ko) * | 2021-11-05 | 2024-06-24 | 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 | 멀티-채널 디바이스 스태킹 |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH077134A (ja) * | 1993-02-08 | 1995-01-10 | General Electric Co <Ge> | 集積回路モジュール |
| JPH10223832A (ja) * | 1997-02-04 | 1998-08-21 | Hitachi Ltd | マルチチップモジュールおよびその製造方法 |
| JP2008091638A (ja) * | 2006-10-02 | 2008-04-17 | Nec Electronics Corp | 電子装置およびその製造方法 |
| JP2009059771A (ja) * | 2007-08-30 | 2009-03-19 | Kyushu Institute Of Technology | ウエハレベルチップサイズパッケージ及びその製造方法 |
| JP2010123592A (ja) * | 2008-11-17 | 2010-06-03 | Shinko Electric Ind Co Ltd | 半導体パッケージ及びその製造方法 |
| JP2012253396A (ja) * | 2008-09-03 | 2012-12-20 | Samsung Electro-Mechanics Co Ltd | ウエハレベルパッケージ及びその製造方法 |
| JP2013153122A (ja) * | 2011-10-20 | 2013-08-08 | Nitto Denko Corp | 半導体装置の製造方法 |
| JP2013539910A (ja) * | 2010-09-09 | 2013-10-28 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | アンダーフィル付き半導体チップデバイス |
Family Cites Families (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8574959B2 (en) * | 2003-11-10 | 2013-11-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
| US20080142946A1 (en) * | 2006-12-13 | 2008-06-19 | Advanced Chip Engineering Technology Inc. | Wafer level package with good cte performance |
| US10074553B2 (en) * | 2007-12-03 | 2018-09-11 | STATS ChipPAC Pte. Ltd. | Wafer level package integration and method |
| US8406004B2 (en) * | 2008-12-09 | 2013-03-26 | Stats Chippac Ltd. | Integrated circuit packaging system and method of manufacture thereof |
| US8110926B2 (en) * | 2009-01-30 | 2012-02-07 | Broadcom Corporation | Redistribution layer power grid |
| US8378383B2 (en) * | 2009-03-25 | 2013-02-19 | Stats Chippac, Ltd. | Semiconductor device and method of forming a shielding layer between stacked semiconductor die |
| US20100327419A1 (en) | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
| TWI528514B (zh) * | 2009-08-20 | 2016-04-01 | 精材科技股份有限公司 | 晶片封裝體及其製造方法 |
| US8901724B2 (en) * | 2009-12-29 | 2014-12-02 | Intel Corporation | Semiconductor package with embedded die and its methods of fabrication |
| US8742561B2 (en) * | 2009-12-29 | 2014-06-03 | Intel Corporation | Recessed and embedded die coreless package |
| US20110186960A1 (en) | 2010-02-03 | 2011-08-04 | Albert Wu | Techniques and configurations for recessed semiconductor substrates |
| US8796137B2 (en) | 2010-06-24 | 2014-08-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming RDL along sloped side surface of semiconductor die for z-direction interconnect |
| US9620455B2 (en) | 2010-06-24 | 2017-04-11 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming anisotropic conductive film between semiconductor die and build-up interconnect structure |
| US8426961B2 (en) * | 2010-06-25 | 2013-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded 3D interposer structure |
| US8435834B2 (en) * | 2010-09-13 | 2013-05-07 | Stats Chippac, Ltd. | Semiconductor device and method of forming bond-on-lead interconnection for mounting semiconductor die in FO-WLCSP |
| US8786066B2 (en) * | 2010-09-24 | 2014-07-22 | Intel Corporation | Die-stacking using through-silicon vias on bumpless build-up layer substrates including embedded-dice, and processes of forming same |
| US8384225B2 (en) | 2010-11-12 | 2013-02-26 | Xilinx, Inc. | Through silicon via with improved reliability |
| US8754514B2 (en) * | 2011-08-10 | 2014-06-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-chip wafer level package |
| US9786622B2 (en) * | 2011-10-20 | 2017-10-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package |
| US20130099371A1 (en) * | 2011-10-21 | 2013-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package having solder jointed region with controlled ag content |
| US9748203B2 (en) | 2011-12-15 | 2017-08-29 | STATS ChipPAC Pte. Ltd. | Integrated circuit packaging system with conductive pillars and method of manufacture thereof |
| US8558395B2 (en) | 2012-02-21 | 2013-10-15 | Broadcom Corporation | Organic interface substrate having interposer with through-semiconductor vias |
| US8878360B2 (en) * | 2012-07-13 | 2014-11-04 | Intel Mobile Communications GmbH | Stacked fan-out semiconductor chip |
-
2014
- 2014-03-04 US US14/196,817 patent/US9230936B2/en active Active
-
2015
- 2015-03-04 WO PCT/US2015/018784 patent/WO2015134638A1/en not_active Ceased
- 2015-03-04 JP JP2016555342A patent/JP2017507495A/ja active Pending
- 2015-03-04 EP EP15710373.0A patent/EP3114707A1/en not_active Withdrawn
- 2015-03-04 CN CN201580011603.4A patent/CN106068558A/zh active Pending
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH077134A (ja) * | 1993-02-08 | 1995-01-10 | General Electric Co <Ge> | 集積回路モジュール |
| JPH10223832A (ja) * | 1997-02-04 | 1998-08-21 | Hitachi Ltd | マルチチップモジュールおよびその製造方法 |
| JP2008091638A (ja) * | 2006-10-02 | 2008-04-17 | Nec Electronics Corp | 電子装置およびその製造方法 |
| JP2009059771A (ja) * | 2007-08-30 | 2009-03-19 | Kyushu Institute Of Technology | ウエハレベルチップサイズパッケージ及びその製造方法 |
| JP2012253396A (ja) * | 2008-09-03 | 2012-12-20 | Samsung Electro-Mechanics Co Ltd | ウエハレベルパッケージ及びその製造方法 |
| JP2010123592A (ja) * | 2008-11-17 | 2010-06-03 | Shinko Electric Ind Co Ltd | 半導体パッケージ及びその製造方法 |
| JP2013539910A (ja) * | 2010-09-09 | 2013-10-28 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | アンダーフィル付き半導体チップデバイス |
| JP2013153122A (ja) * | 2011-10-20 | 2013-08-08 | Nitto Denko Corp | 半導体装置の製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN106068558A (zh) | 2016-11-02 |
| WO2015134638A1 (en) | 2015-09-11 |
| US20150255416A1 (en) | 2015-09-10 |
| EP3114707A1 (en) | 2017-01-11 |
| US9230936B2 (en) | 2016-01-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6309643B2 (ja) | 再分配層上に積層ダイを備える集積デバイス | |
| US9230936B2 (en) | Integrated device comprising high density interconnects and redistribution layers | |
| US9418877B2 (en) | Integrated device comprising high density interconnects in inorganic layers and redistribution layers in organic layers | |
| US9947642B2 (en) | Package-on-Package (PoP) device comprising a gap controller between integrated circuit (IC) packages | |
| US9153560B2 (en) | Package on package (PoP) integrated device comprising a redistribution layer | |
| US9368566B2 (en) | Package on package (PoP) integrated device comprising a capacitor in a substrate | |
| JP2017504212A (ja) | 集積デバイスの再配線層内の環状インダクタ | |
| US20160343646A1 (en) | High aspect ratio interconnect for wafer level package (wlp) and integrated circuit (ic) package | |
| US9355898B2 (en) | Package on package (PoP) integrated device comprising a plurality of solder resist layers | |
| US9466554B2 (en) | Integrated device comprising via with side barrier layer traversing encapsulation layer | |
| JP6192859B2 (ja) | カプセル封止層の中にビアとしてワイヤを備える集積デバイス |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20160906 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20180215 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20180215 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20181022 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20181018 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20190610 |