JP2008506191A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2008506191A5 JP2008506191A5 JP2007520491A JP2007520491A JP2008506191A5 JP 2008506191 A5 JP2008506191 A5 JP 2008506191A5 JP 2007520491 A JP2007520491 A JP 2007520491A JP 2007520491 A JP2007520491 A JP 2007520491A JP 2008506191 A5 JP2008506191 A5 JP 2008506191A5
- Authority
- JP
- Japan
- Prior art keywords
- architecture
- unit
- butterfly
- reconfigurable
- stage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000013598 vector Substances 0.000 claims 13
- 230000009466 transformation Effects 0.000 claims 12
- 238000006243 chemical reaction Methods 0.000 claims 8
- 230000006870 function Effects 0.000 claims 6
- 238000000034 method Methods 0.000 claims 3
- 241000287463 Phalacrocorax Species 0.000 claims 2
- 241000287462 Phalacrocorax carbo Species 0.000 claims 2
- 238000004891 communication Methods 0.000 claims 2
- 241000545442 Radix Species 0.000 claims 1
- 230000007423 decrease Effects 0.000 claims 1
- 238000001514 detection method Methods 0.000 claims 1
- 238000012804 iterative process Methods 0.000 claims 1
- 238000013507 mapping Methods 0.000 claims 1
Applications Claiming Priority (7)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US58635304P | 2004-07-08 | 2004-07-08 | |
| US58639004P | 2004-07-08 | 2004-07-08 | |
| US58638904P | 2004-07-08 | 2004-07-08 | |
| US58639104P | 2004-07-08 | 2004-07-08 | |
| US60425804P | 2004-08-25 | 2004-08-25 | |
| US11/071,340 US7568059B2 (en) | 2004-07-08 | 2005-03-03 | Low-power reconfigurable architecture for simultaneous implementation of distinct communication standards |
| PCT/US2005/024063 WO2006014528A1 (en) | 2004-07-08 | 2005-07-08 | A method of and apparatus for implementing fast orthogonal transforms of variable size |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2008506191A JP2008506191A (ja) | 2008-02-28 |
| JP2008506191A5 true JP2008506191A5 (enExample) | 2008-08-21 |
Family
ID=35787416
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007520491A Pending JP2008506191A (ja) | 2004-07-08 | 2005-07-08 | 可変サイズの高速直交変換を実施する方法および機器 |
Country Status (6)
| Country | Link |
|---|---|
| EP (1) | EP1769391A1 (enExample) |
| JP (1) | JP2008506191A (enExample) |
| KR (1) | KR101162649B1 (enExample) |
| AU (1) | AU2005269896A1 (enExample) |
| CA (1) | CA2563450A1 (enExample) |
| WO (1) | WO2006014528A1 (enExample) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5131346B2 (ja) * | 2008-03-03 | 2013-01-30 | 富士通株式会社 | 無線通信装置 |
| FR2935819B1 (fr) * | 2008-09-05 | 2010-09-10 | Commissariat Energie Atomique | Dispositif de traitement numerique pour transformee de fourier et filtrage a reponse impulsionnelle finie |
| CN102737007B (zh) * | 2011-04-07 | 2015-01-28 | 中兴通讯股份有限公司 | 一种支持多个数据单元任意置换的方法和装置 |
| WO2013042249A1 (ja) * | 2011-09-22 | 2013-03-28 | 富士通株式会社 | 高速フーリエ変換回路 |
| JPWO2013042249A1 (ja) * | 2011-09-22 | 2015-03-26 | 富士通株式会社 | 高速フーリエ変換回路 |
| KR101275087B1 (ko) | 2011-10-28 | 2013-06-17 | (주)에프씨아이 | 오에프디엠 수신기 |
| WO2014013726A1 (ja) * | 2012-07-18 | 2014-01-23 | 日本電気株式会社 | Fft回路 |
| WO2015011874A1 (ja) | 2013-07-23 | 2015-01-29 | 日本電気株式会社 | デジタルフィルタ装置、デジタルフィルタ処理方法及びデジタルフィルタプログラムが記憶された記憶媒体 |
| US9880975B2 (en) | 2013-12-13 | 2018-01-30 | Nec Corporation | Digital filter device, digital filter processing method, and storage medium having digital filter program stored thereon |
| GB2548908B (en) * | 2016-04-01 | 2019-01-30 | Advanced Risc Mach Ltd | Complex multiply instruction |
| KR102155770B1 (ko) * | 2018-11-27 | 2020-09-14 | 한국항공대학교산학협력단 | 레이다 응용을 위한 이중 완전 셔플 네트워크 기반 가변 푸리에 변환 장치 및 방법 |
| CN113111300B (zh) * | 2020-01-13 | 2022-06-03 | 上海大学 | 具有优化资源消耗的定点fft实现系统 |
| JP7317151B2 (ja) * | 2020-02-06 | 2023-07-28 | 三菱電機株式会社 | 複素乗算回路 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0377604B1 (en) * | 1987-08-21 | 1995-12-20 | Commonwealth Scientific And Industrial Research Organisation | A transform processing circuit |
| US5293330A (en) * | 1991-11-08 | 1994-03-08 | Communications Satellite Corporation | Pipeline processor for mixed-size FFTs |
| WO1997019412A1 (en) * | 1995-11-17 | 1997-05-29 | Teracom Svensk Rundradio | Improvements in or relating to real-time pipeline fast fourier transform processors |
| US6003056A (en) * | 1997-01-06 | 1999-12-14 | Auslander; Lewis | Dimensionless fast fourier transform method and apparatus |
| JPH11143860A (ja) * | 1997-11-07 | 1999-05-28 | Matsushita Electric Ind Co Ltd | 直交変換装置 |
| US6061705A (en) * | 1998-01-21 | 2000-05-09 | Telefonaktiebolaget Lm Ericsson | Power and area efficient fast fourier transform processor |
| JP2001156644A (ja) * | 1999-11-29 | 2001-06-08 | Fujitsu Ltd | 直交変換装置 |
| JP3846197B2 (ja) * | 2001-01-19 | 2006-11-15 | ソニー株式会社 | 演算システム |
| US20030055861A1 (en) * | 2001-09-18 | 2003-03-20 | Lai Gary N. | Multipler unit in reconfigurable chip |
| JP4546711B2 (ja) * | 2002-10-07 | 2010-09-15 | パナソニック株式会社 | 通信装置 |
-
2005
- 2005-07-08 KR KR1020077003027A patent/KR101162649B1/ko not_active Expired - Fee Related
- 2005-07-08 JP JP2007520491A patent/JP2008506191A/ja active Pending
- 2005-07-08 WO PCT/US2005/024063 patent/WO2006014528A1/en not_active Ceased
- 2005-07-08 EP EP05768342A patent/EP1769391A1/en not_active Withdrawn
- 2005-07-08 CA CA002563450A patent/CA2563450A1/en not_active Abandoned
- 2005-07-08 AU AU2005269896A patent/AU2005269896A1/en not_active Abandoned
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6366936B1 (en) | Pipelined fast fourier transform (FFT) processor having convergent block floating point (CBFP) algorithm | |
| US20080071848A1 (en) | In-Place Radix-2 Butterfly Processor and Method | |
| JP2008506191A5 (enExample) | ||
| CN105426345A (zh) | 一种矩阵求逆运算方法 | |
| JP4163178B2 (ja) | 素因数分解アルゴリズムを用いる最適化された離散フーリエ変換方法および装置 | |
| CN109284824B (zh) | 一种基于可重构技术的用于加速卷积和池化运算的装置 | |
| US6317770B1 (en) | High speed digital signal processor | |
| CN117973443B (zh) | 神经网络加速方法及装置、加速器、存储介质 | |
| CN109783766A (zh) | 一种基2算法的快速傅里叶变换硬件设计方法 | |
| KR20110081971A (ko) | 이산 푸리에 변환 계수의 행렬을 계산하는 방법 및 장치 | |
| CN110750249A (zh) | 一种快速傅里叶变换代码的生成方法及装置 | |
| US20100128818A1 (en) | Fft processor | |
| CN115204373A (zh) | 一种卷积神经网络的快速卷积及缓存模式的设计方法 | |
| KR101162649B1 (ko) | 가변적 크기의 고속 직교 변환을 구현하기 위한 방법 및장치 | |
| Sanjeet et al. | Comparison of real-valued FFT architectures for low-throughput applications using FPGA | |
| Singh et al. | Design of radix 2 butterfly structure using vedic multiplier and CLA on xilinx | |
| Cheng et al. | Low-cost fast VLSI algorithm for discrete Fourier transform | |
| KR20220017638A (ko) | 실수값을 입력으로 하는 고속푸리에 변환장치 및 방법 | |
| US6728742B1 (en) | Data storage patterns for fast fourier transforms | |
| US7653676B2 (en) | Efficient mapping of FFT to a reconfigurable parallel and pipeline data flow machine | |
| Nikara et al. | Discrete cosine and sine transforms—regular algorithms and pipeline architectures | |
| Ranganathan et al. | Efficient hardware implementation of scalable FFT using configurable Radix-4/2 | |
| Hassan et al. | FPGA Implementation of Parallel Fast Fourier Transform | |
| TW201724089A (zh) | 具有滑動式二階遞迴傅立葉轉換的頻域適應性濾波系統 | |
| Goodman et al. | A hardware implementation of the discrete Pascal transform for image processing |