JP2003528443A - バイポーラトランジスタの層状構造体およびその製造法 - Google Patents
バイポーラトランジスタの層状構造体およびその製造法Info
- Publication number
- JP2003528443A JP2003528443A JP2001520454A JP2001520454A JP2003528443A JP 2003528443 A JP2003528443 A JP 2003528443A JP 2001520454 A JP2001520454 A JP 2001520454A JP 2001520454 A JP2001520454 A JP 2001520454A JP 2003528443 A JP2003528443 A JP 2003528443A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- emitter layer
- partially
- layered structure
- growth
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/01—Manufacture or treatment
- H10D10/021—Manufacture or treatment of heterojunction BJTs [HBT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/80—Heterojunction BJTs
- H10D10/821—Vertical heterojunction BJTs
- H10D10/891—Vertical heterojunction BJTs comprising lattice-mismatched active layers, e.g. SiGe strained-layer transistors
-
- H10P14/24—
-
- H10P14/2905—
-
- H10P14/3211—
-
- H10P14/3411—
-
- H10P32/15—
Landscapes
- Bipolar Transistors (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE19940278.7 | 1999-08-26 | ||
| DE19940278A DE19940278A1 (de) | 1999-08-26 | 1999-08-26 | Schichtstruktur für bipolare Transistoren und Verfahren zu deren Herstellung |
| PCT/DE2000/002491 WO2001017002A1 (de) | 1999-08-26 | 2000-07-28 | Schichtstruktur für bipolare transistoren und verfahren zu deren herstellung |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2003528443A true JP2003528443A (ja) | 2003-09-24 |
| JP2003528443A5 JP2003528443A5 (cg-RX-API-DMAC10.html) | 2004-12-24 |
Family
ID=7919533
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2001520454A Pending JP2003528443A (ja) | 1999-08-26 | 2000-07-28 | バイポーラトランジスタの層状構造体およびその製造法 |
Country Status (4)
| Country | Link |
|---|---|
| EP (1) | EP1212786B1 (cg-RX-API-DMAC10.html) |
| JP (1) | JP2003528443A (cg-RX-API-DMAC10.html) |
| DE (1) | DE19940278A1 (cg-RX-API-DMAC10.html) |
| WO (1) | WO2001017002A1 (cg-RX-API-DMAC10.html) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10160511A1 (de) * | 2001-11-30 | 2003-06-12 | Ihp Gmbh | Bipolarer Transistor |
| DE10220578A1 (de) * | 2002-05-08 | 2003-11-27 | Infineon Technologies Ag | Bipolartransistor |
| DE10317098A1 (de) | 2003-04-14 | 2004-07-22 | Infineon Technologies Ag | Verfahren zur Herstellung eines Bipolartransistors |
| JP7713380B2 (ja) * | 2021-12-17 | 2025-07-25 | 一般財団法人電力中央研究所 | 炭化珪素インゴット |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5640275A (en) * | 1979-09-12 | 1981-04-16 | Hitachi Ltd | Preparation of semiconductor device |
| JPS59186367A (ja) * | 1983-04-06 | 1984-10-23 | Matsushita Electric Ind Co Ltd | 半導体装置の製造方法 |
| GB8708926D0 (en) * | 1987-04-14 | 1987-05-20 | British Telecomm | Bipolar transistor |
| JPH02154429A (ja) * | 1988-12-06 | 1990-06-13 | Fujitsu Ltd | 半導体装置 |
| JP2860138B2 (ja) * | 1989-03-29 | 1999-02-24 | キヤノン株式会社 | 半導体装置およびこれを用いた光電変換装置 |
| EP0543759A3 (en) * | 1991-11-20 | 1993-10-06 | International Business Machines Corporation | A poly-emitter structure with improved interface control |
| US5321301A (en) * | 1992-04-08 | 1994-06-14 | Nec Corporation | Semiconductor device |
| US5285083A (en) * | 1992-04-27 | 1994-02-08 | The University Of British Columbia | Inverted heterojunction bipolar device having undoped amorphous silicon layer |
| DE4301333C2 (de) * | 1993-01-20 | 2003-05-15 | Daimler Chrysler Ag | Verfahren zur Herstellung von Silizium-Germanium-Heterobipolartransistoren |
| JP2626535B2 (ja) * | 1993-12-28 | 1997-07-02 | 日本電気株式会社 | 半導体装置 |
| US5659197A (en) * | 1994-09-23 | 1997-08-19 | Vlsi Technology, Inc. | Hot-carrier shield formation for bipolar transistor |
| JP3062065B2 (ja) * | 1995-10-20 | 2000-07-10 | 日本電気株式会社 | 半導体装置の製造方法 |
| DE19755979A1 (de) * | 1996-12-09 | 1999-06-10 | Inst Halbleiterphysik Gmbh | Silizium-Germanium-Heterobipolartransistor |
-
1999
- 1999-08-26 DE DE19940278A patent/DE19940278A1/de not_active Withdrawn
-
2000
- 2000-07-28 EP EP00958187A patent/EP1212786B1/de not_active Expired - Lifetime
- 2000-07-28 WO PCT/DE2000/002491 patent/WO2001017002A1/de not_active Ceased
- 2000-07-28 JP JP2001520454A patent/JP2003528443A/ja active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| WO2001017002A1 (de) | 2001-03-08 |
| EP1212786A1 (de) | 2002-06-12 |
| DE19940278A1 (de) | 2001-03-08 |
| EP1212786B1 (de) | 2012-09-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6982208B2 (en) | Method for producing high throughput strained-Si channel MOSFETS | |
| JP4950047B2 (ja) | ゲルマニウムの成長方法及び半導体基板の製造方法 | |
| EP0881669B1 (en) | Manufacturing process of a germanium implanted heterojunction bipolar transistor | |
| US7888244B2 (en) | Threading-dislocation-free nanoheteroepitaxy of Ge on Si using self-directed touch-down of Ge through a thin SiO2 layer | |
| US5110757A (en) | Formation of composite monosilicon/polysilicon layer using reduced-temperature two-step silicon deposition | |
| US6723610B2 (en) | Vertical bipolar transistor including an extrinsic base with reduced roughness, and fabrication process | |
| CA1297390C (en) | Method of epitaxially growing gallium arsenide on silicon | |
| US7507642B2 (en) | Vapor-phase growth method, semiconductor manufacturing method and semiconductor device manufacturing method | |
| JP2007519252A (ja) | 単結晶エミッタを形成する方法 | |
| JP2003528443A (ja) | バイポーラトランジスタの層状構造体およびその製造法 | |
| US7863162B2 (en) | Semiconductor device and manufacturing method thereof | |
| US7202142B2 (en) | Method for producing low defect density strained -Si channel MOSFETS | |
| JPWO2002099890A1 (ja) | 半導体層及びその形成方法、並びに半導体装置及びその製造方法 | |
| JP3438116B2 (ja) | 化合物半導体装置及びその製造方法 | |
| EP0543759A2 (en) | A poly-emitter structure with improved interface control | |
| EP1936670A2 (en) | Method to improve the Selective Epitaxial Growth (SEG) Process | |
| JPH09306844A (ja) | 半導体装置の製造方法および半導体装置 | |
| Dutartre | Silicon epitaxy: new applications | |
| JP3592922B2 (ja) | 化合物半導体基板 | |
| KR100518561B1 (ko) | 단결정 실리콘층에의 저메인 가스 전처리를 포함하는바이폴라 소자 제조 방법 및 이에 의한 바이폴라 소자 | |
| JP2003528443A5 (cg-RX-API-DMAC10.html) | ||
| KR100227834B1 (ko) | 반도체장치의 제조방법 | |
| JPH0354830A (ja) | 半導体装置及びその製造方法 | |
| JPH04102333A (ja) | 半導体装置の製造方法 | |
| JPH08335556A (ja) | 半導体薄膜の成長方法 |