JP2003114864A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2003114864A5 JP2003114864A5 JP2001308691A JP2001308691A JP2003114864A5 JP 2003114864 A5 JP2003114864 A5 JP 2003114864A5 JP 2001308691 A JP2001308691 A JP 2001308691A JP 2001308691 A JP2001308691 A JP 2001308691A JP 2003114864 A5 JP2003114864 A5 JP 2003114864A5
- Authority
- JP
- Japan
- Prior art keywords
- data transfer
- queue
- control circuit
- transfer control
- channels
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2001308691A JP2003114864A (ja) | 2001-10-04 | 2001-10-04 | データ転送制御回路 |
| US10/255,024 US6944686B2 (en) | 2001-10-04 | 2002-09-26 | Data transfer control circuit with terminal sharing |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2001308691A JP2003114864A (ja) | 2001-10-04 | 2001-10-04 | データ転送制御回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2003114864A JP2003114864A (ja) | 2003-04-18 |
| JP2003114864A5 true JP2003114864A5 (enExample) | 2005-06-16 |
Family
ID=19127961
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2001308691A Pending JP2003114864A (ja) | 2001-10-04 | 2001-10-04 | データ転送制御回路 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6944686B2 (enExample) |
| JP (1) | JP2003114864A (enExample) |
Families Citing this family (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7120765B2 (en) * | 2002-10-30 | 2006-10-10 | Intel Corporation | Memory transaction ordering |
| US6874054B2 (en) * | 2002-12-19 | 2005-03-29 | Emulex Design & Manufacturing Corporation | Direct memory access controller system with message-based programming |
| US7685320B1 (en) * | 2003-04-11 | 2010-03-23 | Zilker Labs, Inc. | Autonomous sequencing and fault spreading |
| US7793005B1 (en) * | 2003-04-11 | 2010-09-07 | Zilker Labs, Inc. | Power management system using a multi-master multi-slave bus and multi-function point-of-load regulators |
| JP2004334410A (ja) | 2003-05-06 | 2004-11-25 | Hitachi Ltd | 情報処理装置及びプロセッサ |
| JP2006065697A (ja) * | 2004-08-27 | 2006-03-09 | Hitachi Ltd | 記憶デバイス制御装置 |
| JP4738068B2 (ja) * | 2005-06-17 | 2011-08-03 | 富士通セミコンダクター株式会社 | プロセッサ及びシステム |
| US8041851B2 (en) * | 2005-11-30 | 2011-10-18 | International Business Machines Corporation | Generic DMA memory space mapping |
| US7707324B1 (en) * | 2006-06-28 | 2010-04-27 | Marvell International Ltd. | DMA controller executing multiple transactions at non-contiguous system locations |
| US7433977B2 (en) * | 2006-11-28 | 2008-10-07 | Telefonaktiebolaget Lm Ericsson (Publ) | DMAC to handle transfers of unknown lengths |
| US7512723B2 (en) * | 2006-12-29 | 2009-03-31 | Freescale Semiconductor, Inc. | Queued interface devices, multi-core peripheral systems, and methods for sharing a peripheral in a multi-core system |
| US8120205B2 (en) * | 2008-07-18 | 2012-02-21 | Zilker Labs, Inc. | Adding and dropping phases in current sharing |
| US8120203B2 (en) * | 2008-07-18 | 2012-02-21 | Intersil Americas Inc. | Intelligent management of current sharing group |
| US8239597B2 (en) * | 2008-07-18 | 2012-08-07 | Intersil Americas Inc. | Device-to-device communication bus for distributed power management |
| US8237423B2 (en) * | 2008-07-18 | 2012-08-07 | Intersil Americas Inc. | Active droop current sharing |
| KR101202738B1 (ko) * | 2008-12-22 | 2012-11-20 | 한국전자통신연구원 | 멀티 채널 데이터 전송 장치 |
| JP2010049718A (ja) * | 2009-12-03 | 2010-03-04 | Hitachi Ltd | 半導体装置 |
| GB2497525A (en) * | 2011-12-12 | 2013-06-19 | St Microelectronics Ltd | Controlling shared memory data flow |
| JP5464676B2 (ja) * | 2012-04-25 | 2014-04-09 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US8862794B2 (en) * | 2012-08-21 | 2014-10-14 | Lsi Corporation | Non-disruptive selective traffic blocking in a SAS domain |
| US9704355B2 (en) | 2014-10-29 | 2017-07-11 | Clover Network, Inc. | Secure point of sale terminal and associated methods |
| US11620246B1 (en) * | 2022-05-24 | 2023-04-04 | Ambiq Micro, Inc. | Enhanced peripheral processing system to optimize power consumption |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4270167A (en) * | 1978-06-30 | 1981-05-26 | Intel Corporation | Apparatus and method for cooperative and concurrent coprocessing of digital information |
| US5781799A (en) * | 1995-09-29 | 1998-07-14 | Cirrus Logic, Inc. | DMA controller arrangement having plurality of DMA controllers and buffer pool having plurality of buffers accessible to each of the channels of the controllers |
| US5828901A (en) * | 1995-12-21 | 1998-10-27 | Cirrus Logic, Inc. | Method and apparatus for placing multiple frames of data in a buffer in a direct memory access transfer |
| US6049842A (en) * | 1997-05-01 | 2000-04-11 | International Business Machines Corporation | Efficient data transfer mechanism for input/output devices |
-
2001
- 2001-10-04 JP JP2001308691A patent/JP2003114864A/ja active Pending
-
2002
- 2002-09-26 US US10/255,024 patent/US6944686B2/en not_active Expired - Lifetime
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2003114864A5 (enExample) | ||
| TW201732830A (zh) | 用於同時存取非揮發性記憶體之多個分區之裝置及方法 | |
| CN101008928A (zh) | 用于跟踪命令次序依赖性的方法和设备 | |
| KR930014060A (ko) | Dma 조작을 연쇄화하는 방법 및 장치 | |
| KR20190057779A (ko) | 호스트 메모리에 대한 메모리 액세스를 스케쥴링하는 장치 컨트롤러, 및 이를 포함하는 저장 장치 | |
| CN113270126B (zh) | 流访问存储器设备、系统和方法 | |
| KR100868395B1 (ko) | Dma 전송을 수행하기 위한 장치 및 방법과 머신 판독 가능 매체 | |
| US20100161935A1 (en) | Rapid memory buffer write storage system and method | |
| JP2003084751A5 (enExample) | ||
| KR890013563A (ko) | 다이렉트 메모리 액세스 제어장치 | |
| JP2002366431A5 (enExample) | ||
| GB2371641A (en) | Direct Memory Access (DMA) controller for circular buffers | |
| CN101116065A (zh) | Dma串 | |
| JP2001157049A5 (enExample) | ||
| JP2003241905A5 (enExample) | ||
| JP2003114865A5 (enExample) | ||
| JP5245617B2 (ja) | レジスタ制御回路およびレジスタ制御方法 | |
| JP4723334B2 (ja) | Dma転送システム | |
| JP2008293260A5 (enExample) | ||
| KR20070060854A (ko) | 멀티 채널 직접 메모리 접근 제어기 | |
| JP2004110159A (ja) | データ転送制御装置 | |
| JP2006209500A (ja) | データ転送装置 | |
| US7404049B2 (en) | Method and system for managing address bits during buffered program operations in a memory device | |
| EP0754997B1 (en) | Fetching apparatus for fetching data from a main memory | |
| JP5000858B2 (ja) | データ処理装置 |